Path: blob/master/arch/powerpc/sysdev/fsl_85xx_cache_ctlr.h
10820 views
/*1* Copyright 2009-2010 Freescale Semiconductor, Inc2*3* QorIQ based Cache Controller Memory Mapped Registers4*5* Author: Vivek Mahajan <[email protected]>6*7* This program is free software; you can redistribute it and/or modify it8* under the terms of the GNU General Public License as published by the9* Free Software Foundation; either version 2 of the License, or (at your10* option) any later version.11*12* This program is distributed in the hope that it will be useful,13* but WITHOUT ANY WARRANTY; without even the implied warranty of14* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the15* GNU General Public License for more details.16*17* You should have received a copy of the GNU General Public License18* along with this program; if not, write to the Free Software19* Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.20*/2122#ifndef __FSL_85XX_CACHE_CTLR_H__23#define __FSL_85XX_CACHE_CTLR_H__2425#define L2CR_L2FI 0x40000000 /* L2 flash invalidate */26#define L2CR_L2IO 0x00200000 /* L2 instruction only */27#define L2CR_SRAM_ZERO 0x00000000 /* L2SRAM zero size */28#define L2CR_SRAM_FULL 0x00010000 /* L2SRAM full size */29#define L2CR_SRAM_HALF 0x00020000 /* L2SRAM half size */30#define L2CR_SRAM_TWO_HALFS 0x00030000 /* L2SRAM two half sizes */31#define L2CR_SRAM_QUART 0x00040000 /* L2SRAM one quarter size */32#define L2CR_SRAM_TWO_QUARTS 0x00050000 /* L2SRAM two quarter size */33#define L2CR_SRAM_EIGHTH 0x00060000 /* L2SRAM one eighth size */34#define L2CR_SRAM_TWO_EIGHTH 0x00070000 /* L2SRAM two eighth size */3536#define L2SRAM_OPTIMAL_SZ_SHIFT 0x00000003 /* Optimum size for L2SRAM */3738#define L2SRAM_BAR_MSK_LO18 0xFFFFC000 /* Lower 18 bits */39#define L2SRAM_BARE_MSK_HI4 0x0000000F /* Upper 4 bits */4041enum cache_sram_lock_ways {42LOCK_WAYS_ZERO,43LOCK_WAYS_EIGHTH,44LOCK_WAYS_TWO_EIGHTH,45LOCK_WAYS_HALF = 4,46LOCK_WAYS_FULL = 8,47};4849struct mpc85xx_l2ctlr {50u32 ctl; /* 0x000 - L2 control */51u8 res1[0xC];52u32 ewar0; /* 0x010 - External write address 0 */53u32 ewarea0; /* 0x014 - External write address extended 0 */54u32 ewcr0; /* 0x018 - External write ctrl */55u8 res2[4];56u32 ewar1; /* 0x020 - External write address 1 */57u32 ewarea1; /* 0x024 - External write address extended 1 */58u32 ewcr1; /* 0x028 - External write ctrl 1 */59u8 res3[4];60u32 ewar2; /* 0x030 - External write address 2 */61u32 ewarea2; /* 0x034 - External write address extended 2 */62u32 ewcr2; /* 0x038 - External write ctrl 2 */63u8 res4[4];64u32 ewar3; /* 0x040 - External write address 3 */65u32 ewarea3; /* 0x044 - External write address extended 3 */66u32 ewcr3; /* 0x048 - External write ctrl 3 */67u8 res5[0xB4];68u32 srbar0; /* 0x100 - SRAM base address 0 */69u32 srbarea0; /* 0x104 - SRAM base addr reg ext address 0 */70u32 srbar1; /* 0x108 - SRAM base address 1 */71u32 srbarea1; /* 0x10C - SRAM base addr reg ext address 1 */72u8 res6[0xCF0];73u32 errinjhi; /* 0xE00 - Error injection mask high */74u32 errinjlo; /* 0xE04 - Error injection mask low */75u32 errinjctl; /* 0xE08 - Error injection tag/ecc control */76u8 res7[0x14];77u32 captdatahi; /* 0xE20 - Error data high capture */78u32 captdatalo; /* 0xE24 - Error data low capture */79u32 captecc; /* 0xE28 - Error syndrome */80u8 res8[0x14];81u32 errdet; /* 0xE40 - Error detect */82u32 errdis; /* 0xE44 - Error disable */83u32 errinten; /* 0xE48 - Error interrupt enable */84u32 errattr; /* 0xE4c - Error attribute capture */85u32 erradrrl; /* 0xE50 - Error address capture low */86u32 erradrrh; /* 0xE54 - Error address capture high */87u32 errctl; /* 0xE58 - Error control */88u8 res9[0x1A4];89};9091struct sram_parameters {92unsigned int sram_size;93uint64_t sram_offset;94};9596extern int instantiate_cache_sram(struct platform_device *dev,97struct sram_parameters sram_params);98extern void remove_cache_sram(struct platform_device *dev);99100#endif /* __FSL_85XX_CACHE_CTLR_H__ */101102103