/*1* MPC85xx/86xx PCI Express structure define2*3* Copyright 2007,2011 Freescale Semiconductor, Inc4*5* This program is free software; you can redistribute it and/or modify it6* under the terms of the GNU General Public License as published by the7* Free Software Foundation; either version 2 of the License, or (at your8* option) any later version.9*10*/1112#ifdef __KERNEL__13#ifndef __POWERPC_FSL_PCI_H14#define __POWERPC_FSL_PCI_H1516#define PCIE_LTSSM 0x0404 /* PCIE Link Training and Status */17#define PCIE_LTSSM_L0 0x16 /* L0 state */18#define PIWAR_EN 0x80000000 /* Enable */19#define PIWAR_PF 0x20000000 /* prefetch */20#define PIWAR_TGI_LOCAL 0x00f00000 /* target - local memory */21#define PIWAR_READ_SNOOP 0x0005000022#define PIWAR_WRITE_SNOOP 0x0000500023#define PIWAR_SZ_MASK 0x0000003f2425/* PCI/PCI Express outbound window reg */26struct pci_outbound_window_regs {27__be32 potar; /* 0x.0 - Outbound translation address register */28__be32 potear; /* 0x.4 - Outbound translation extended address register */29__be32 powbar; /* 0x.8 - Outbound window base address register */30u8 res1[4];31__be32 powar; /* 0x.10 - Outbound window attributes register */32u8 res2[12];33};3435/* PCI/PCI Express inbound window reg */36struct pci_inbound_window_regs {37__be32 pitar; /* 0x.0 - Inbound translation address register */38u8 res1[4];39__be32 piwbar; /* 0x.8 - Inbound window base address register */40__be32 piwbear; /* 0x.c - Inbound window base extended address register */41__be32 piwar; /* 0x.10 - Inbound window attributes register */42u8 res2[12];43};4445/* PCI/PCI Express IO block registers for 85xx/86xx */46struct ccsr_pci {47__be32 config_addr; /* 0x.000 - PCI/PCIE Configuration Address Register */48__be32 config_data; /* 0x.004 - PCI/PCIE Configuration Data Register */49__be32 int_ack; /* 0x.008 - PCI Interrupt Acknowledge Register */50__be32 pex_otb_cpl_tor; /* 0x.00c - PCIE Outbound completion timeout register */51__be32 pex_conf_tor; /* 0x.010 - PCIE configuration timeout register */52__be32 pex_config; /* 0x.014 - PCIE CONFIG Register */53__be32 pex_int_status; /* 0x.018 - PCIE interrupt status */54u8 res2[4];55__be32 pex_pme_mes_dr; /* 0x.020 - PCIE PME and message detect register */56__be32 pex_pme_mes_disr; /* 0x.024 - PCIE PME and message disable register */57__be32 pex_pme_mes_ier; /* 0x.028 - PCIE PME and message interrupt enable register */58__be32 pex_pmcr; /* 0x.02c - PCIE power management command register */59u8 res3[3024];6061/* PCI/PCI Express outbound window 0-462* Window 0 is the default window and is the only window enabled upon reset.63* The default outbound register set is used when a transaction misses64* in all of the other outbound windows.65*/66struct pci_outbound_window_regs pow[5];67u8 res14[96];68struct pci_inbound_window_regs pmit; /* 0xd00 - 0xd9c Inbound MSI */69u8 res6[96];70/* PCI/PCI Express inbound window 3-071* inbound window 1 supports only a 32-bit base address and does not72* define an inbound window base extended address register.73*/74struct pci_inbound_window_regs piw[4];7576__be32 pex_err_dr; /* 0x.e00 - PCI/PCIE error detect register */77u8 res21[4];78__be32 pex_err_en; /* 0x.e08 - PCI/PCIE error interrupt enable register */79u8 res22[4];80__be32 pex_err_disr; /* 0x.e10 - PCI/PCIE error disable register */81u8 res23[12];82__be32 pex_err_cap_stat; /* 0x.e20 - PCI/PCIE error capture status register */83u8 res24[4];84__be32 pex_err_cap_r0; /* 0x.e28 - PCIE error capture register 0 */85__be32 pex_err_cap_r1; /* 0x.e2c - PCIE error capture register 0 */86__be32 pex_err_cap_r2; /* 0x.e30 - PCIE error capture register 0 */87__be32 pex_err_cap_r3; /* 0x.e34 - PCIE error capture register 0 */88};8990extern int fsl_add_bridge(struct device_node *dev, int is_primary);91extern void fsl_pcibios_fixup_bus(struct pci_bus *bus);92extern int mpc83xx_add_bridge(struct device_node *dev);93u64 fsl_pci_immrbar_base(struct pci_controller *hose);9495#endif /* __POWERPC_FSL_PCI_H */96#endif /* __KERNEL__ */979899