Path: blob/master/arch/sh/boards/mach-microdev/fdc37c93xapm.c
15126 views
/*1*2* Setup for the SMSC FDC37C93xAPM3*4* Copyright (C) 2003 Sean McGoogan ([email protected])5* Copyright (C) 2003, 2004 SuperH, Inc.6* Copyright (C) 2004, 2005 Paul Mundt7*8* SuperH SH4-202 MicroDev board support.9*10* May be copied or modified under the terms of the GNU General Public11* License. See linux/COPYING for more information.12*/13#include <linux/init.h>14#include <linux/ioport.h>15#include <linux/io.h>16#include <linux/err.h>17#include <mach/microdev.h>1819#define SMSC_CONFIG_PORT_ADDR (0x3F0)20#define SMSC_INDEX_PORT_ADDR SMSC_CONFIG_PORT_ADDR21#define SMSC_DATA_PORT_ADDR (SMSC_INDEX_PORT_ADDR + 1)2223#define SMSC_ENTER_CONFIG_KEY 0x5524#define SMSC_EXIT_CONFIG_KEY 0xaa2526#define SMCS_LOGICAL_DEV_INDEX 0x07 /* Logical Device Number */27#define SMSC_DEVICE_ID_INDEX 0x20 /* Device ID */28#define SMSC_DEVICE_REV_INDEX 0x21 /* Device Revision */29#define SMSC_ACTIVATE_INDEX 0x30 /* Activate */30#define SMSC_PRIMARY_BASE_INDEX 0x60 /* Primary Base Address */31#define SMSC_SECONDARY_BASE_INDEX 0x62 /* Secondary Base Address */32#define SMSC_PRIMARY_INT_INDEX 0x70 /* Primary Interrupt Select */33#define SMSC_SECONDARY_INT_INDEX 0x72 /* Secondary Interrupt Select */34#define SMSC_HDCS0_INDEX 0xf0 /* HDCS0 Address Decoder */35#define SMSC_HDCS1_INDEX 0xf1 /* HDCS1 Address Decoder */3637#define SMSC_IDE1_DEVICE 1 /* IDE #1 logical device */38#define SMSC_IDE2_DEVICE 2 /* IDE #2 logical device */39#define SMSC_PARALLEL_DEVICE 3 /* Parallel Port logical device */40#define SMSC_SERIAL1_DEVICE 4 /* Serial #1 logical device */41#define SMSC_SERIAL2_DEVICE 5 /* Serial #2 logical device */42#define SMSC_KEYBOARD_DEVICE 7 /* Keyboard logical device */43#define SMSC_CONFIG_REGISTERS 8 /* Configuration Registers (Aux I/O) */4445#define SMSC_READ_INDEXED(index) ({ \46outb((index), SMSC_INDEX_PORT_ADDR); \47inb(SMSC_DATA_PORT_ADDR); })48#define SMSC_WRITE_INDEXED(val, index) ({ \49outb((index), SMSC_INDEX_PORT_ADDR); \50outb((val), SMSC_DATA_PORT_ADDR); })5152#define IDE1_PRIMARY_BASE 0x01f0 /* Task File Registe base for IDE #1 */53#define IDE1_SECONDARY_BASE 0x03f6 /* Miscellaneous AT registers for IDE #1 */54#define IDE2_PRIMARY_BASE 0x0170 /* Task File Registe base for IDE #2 */55#define IDE2_SECONDARY_BASE 0x0376 /* Miscellaneous AT registers for IDE #2 */5657#define SERIAL1_PRIMARY_BASE 0x03f858#define SERIAL2_PRIMARY_BASE 0x02f85960#define MSB(x) ( (x) >> 8 )61#define LSB(x) ( (x) & 0xff )6263/* General-Purpose base address on CPU-board FPGA */64#define MICRODEV_FPGA_GP_BASE 0xa6100000ul6566static int __init smsc_superio_setup(void)67{6869unsigned char devid, devrev;7071/* Initially the chip is in run state */72/* Put it into configuration state */73outb(SMSC_ENTER_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);7475/* Read device ID info */76devid = SMSC_READ_INDEXED(SMSC_DEVICE_ID_INDEX);77devrev = SMSC_READ_INDEXED(SMSC_DEVICE_REV_INDEX);7879if ((devid == 0x30) && (devrev == 0x01))80printk("SMSC FDC37C93xAPM SuperIO device detected\n");81else82return -ENODEV;8384/* Select the keyboard device */85SMSC_WRITE_INDEXED(SMSC_KEYBOARD_DEVICE, SMCS_LOGICAL_DEV_INDEX);86/* enable it */87SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);88/* enable the interrupts */89SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_KEYBOARD, SMSC_PRIMARY_INT_INDEX);90SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_MOUSE, SMSC_SECONDARY_INT_INDEX);9192/* Select the Serial #1 device */93SMSC_WRITE_INDEXED(SMSC_SERIAL1_DEVICE, SMCS_LOGICAL_DEV_INDEX);94/* enable it */95SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);96/* program with port addresses */97SMSC_WRITE_INDEXED(MSB(SERIAL1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);98SMSC_WRITE_INDEXED(LSB(SERIAL1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);99SMSC_WRITE_INDEXED(0x00, SMSC_HDCS0_INDEX);100/* enable the interrupts */101SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_SERIAL1, SMSC_PRIMARY_INT_INDEX);102103/* Select the Serial #2 device */104SMSC_WRITE_INDEXED(SMSC_SERIAL2_DEVICE, SMCS_LOGICAL_DEV_INDEX);105/* enable it */106SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);107/* program with port addresses */108SMSC_WRITE_INDEXED(MSB(SERIAL2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);109SMSC_WRITE_INDEXED(LSB(SERIAL2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);110SMSC_WRITE_INDEXED(0x00, SMSC_HDCS0_INDEX);111/* enable the interrupts */112SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_SERIAL2, SMSC_PRIMARY_INT_INDEX);113114/* Select the IDE#1 device */115SMSC_WRITE_INDEXED(SMSC_IDE1_DEVICE, SMCS_LOGICAL_DEV_INDEX);116/* enable it */117SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);118/* program with port addresses */119SMSC_WRITE_INDEXED(MSB(IDE1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);120SMSC_WRITE_INDEXED(LSB(IDE1_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);121SMSC_WRITE_INDEXED(MSB(IDE1_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+0);122SMSC_WRITE_INDEXED(LSB(IDE1_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+1);123SMSC_WRITE_INDEXED(0x0c, SMSC_HDCS0_INDEX);124SMSC_WRITE_INDEXED(0x00, SMSC_HDCS1_INDEX);125/* select the interrupt */126SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_IDE1, SMSC_PRIMARY_INT_INDEX);127128/* Select the IDE#2 device */129SMSC_WRITE_INDEXED(SMSC_IDE2_DEVICE, SMCS_LOGICAL_DEV_INDEX);130/* enable it */131SMSC_WRITE_INDEXED(1, SMSC_ACTIVATE_INDEX);132/* program with port addresses */133SMSC_WRITE_INDEXED(MSB(IDE2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+0);134SMSC_WRITE_INDEXED(LSB(IDE2_PRIMARY_BASE), SMSC_PRIMARY_BASE_INDEX+1);135SMSC_WRITE_INDEXED(MSB(IDE2_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+0);136SMSC_WRITE_INDEXED(LSB(IDE2_SECONDARY_BASE), SMSC_SECONDARY_BASE_INDEX+1);137/* select the interrupt */138SMSC_WRITE_INDEXED(MICRODEV_FPGA_IRQ_IDE2, SMSC_PRIMARY_INT_INDEX);139140/* Select the configuration registers */141SMSC_WRITE_INDEXED(SMSC_CONFIG_REGISTERS, SMCS_LOGICAL_DEV_INDEX);142/* enable the appropriate GPIO pins for IDE functionality:143* bit[0] In/Out 1==input; 0==output144* bit[1] Polarity 1==invert; 0==no invert145* bit[2] Int Enb #1 1==Enable Combined IRQ #1; 0==disable146* bit[3:4] Function Select 00==original; 01==Alternate Function #1147*/148SMSC_WRITE_INDEXED(0x00, 0xc2); /* GP42 = nIDE1_OE */149SMSC_WRITE_INDEXED(0x01, 0xc5); /* GP45 = IDE1_IRQ */150SMSC_WRITE_INDEXED(0x00, 0xc6); /* GP46 = nIOROP */151SMSC_WRITE_INDEXED(0x00, 0xc7); /* GP47 = nIOWOP */152SMSC_WRITE_INDEXED(0x08, 0xe8); /* GP20 = nIDE2_OE */153154/* Exit the configuration state */155outb(SMSC_EXIT_CONFIG_KEY, SMSC_CONFIG_PORT_ADDR);156157return 0;158}159device_initcall(smsc_superio_setup);160161162