Path: blob/master/arch/sh/boards/mach-sh7763rdp/setup.c
15126 views
/*1* linux/arch/sh/boards/renesas/sh7763rdp/setup.c2*3* Renesas Solutions sh7763rdp board4*5* Copyright (C) 2008 Renesas Solutions Corp.6* Copyright (C) 2008 Nobuhiro Iwamatsu <[email protected]>7*8* This file is subject to the terms and conditions of the GNU General Public9* License. See the file "COPYING" in the main directory of this archive10* for more details.11*/12#include <linux/init.h>13#include <linux/platform_device.h>14#include <linux/interrupt.h>15#include <linux/input.h>16#include <linux/mtd/physmap.h>17#include <linux/fb.h>18#include <linux/io.h>19#include <mach/sh7763rdp.h>20#include <asm/sh_eth.h>21#include <asm/sh7760fb.h>2223/* NOR Flash */24static struct mtd_partition sh7763rdp_nor_flash_partitions[] = {25{26.name = "U-Boot",27.offset = 0,28.size = (2 * 128 * 1024),29.mask_flags = MTD_WRITEABLE, /* Read-only */30}, {31.name = "Linux-Kernel",32.offset = MTDPART_OFS_APPEND,33.size = (20 * 128 * 1024),34}, {35.name = "Root Filesystem",36.offset = MTDPART_OFS_APPEND,37.size = MTDPART_SIZ_FULL,38},39};4041static struct physmap_flash_data sh7763rdp_nor_flash_data = {42.width = 2,43.parts = sh7763rdp_nor_flash_partitions,44.nr_parts = ARRAY_SIZE(sh7763rdp_nor_flash_partitions),45};4647static struct resource sh7763rdp_nor_flash_resources[] = {48[0] = {49.name = "NOR Flash",50.start = 0,51.end = (64 * 1024 * 1024),52.flags = IORESOURCE_MEM,53},54};5556static struct platform_device sh7763rdp_nor_flash_device = {57.name = "physmap-flash",58.resource = sh7763rdp_nor_flash_resources,59.num_resources = ARRAY_SIZE(sh7763rdp_nor_flash_resources),60.dev = {61.platform_data = &sh7763rdp_nor_flash_data,62},63};6465/*66* SH-Ether67*68* SH Ether of SH7763 has multi IRQ handling.69* (57,58,59 -> 57)70*/71static struct resource sh_eth_resources[] = {72{73.start = 0xFEE00800, /* use eth1 */74.end = 0xFEE00F7C - 1,75.flags = IORESOURCE_MEM,76}, {77.start = 0xFEE01800, /* TSU */78.end = 0xFEE01FFF,79.flags = IORESOURCE_MEM,80}, {81.start = 57, /* irq number */82.flags = IORESOURCE_IRQ,83},84};8586static struct sh_eth_plat_data sh7763_eth_pdata = {87.phy = 1,88.edmac_endian = EDMAC_LITTLE_ENDIAN,89.register_type = SH_ETH_REG_GIGABIT,90.phy_interface = PHY_INTERFACE_MODE_MII,91};9293static struct platform_device sh7763rdp_eth_device = {94.name = "sh-eth",95.resource = sh_eth_resources,96.num_resources = ARRAY_SIZE(sh_eth_resources),97.dev = {98.platform_data = &sh7763_eth_pdata,99},100};101102/* SH7763 LCDC */103static struct resource sh7763rdp_fb_resources[] = {104{105.start = 0xFFE80000,106.end = 0xFFE80442 - 1,107.flags = IORESOURCE_MEM,108},109};110111static struct fb_videomode sh7763fb_videomode = {112.refresh = 60,113.name = "VGA Monitor",114.xres = 640,115.yres = 480,116.pixclock = 10000,117.left_margin = 80,118.right_margin = 24,119.upper_margin = 30,120.lower_margin = 1,121.hsync_len = 96,122.vsync_len = 1,123.sync = 0,124.vmode = FB_VMODE_NONINTERLACED,125.flag = FBINFO_FLAG_DEFAULT,126};127128static struct sh7760fb_platdata sh7763fb_def_pdata = {129.def_mode = &sh7763fb_videomode,130.ldmtr = (LDMTR_TFT_COLOR_16|LDMTR_MCNT),131.lddfr = LDDFR_16BPP_RGB565,132.ldpmmr = 0x0000,133.ldpspr = 0xFFFF,134.ldaclnr = 0x0001,135.ldickr = 0x1102,136.rotate = 0,137.novsync = 0,138.blank = NULL,139};140141static struct platform_device sh7763rdp_fb_device = {142.name = "sh7760-lcdc",143.resource = sh7763rdp_fb_resources,144.num_resources = ARRAY_SIZE(sh7763rdp_fb_resources),145.dev = {146.platform_data = &sh7763fb_def_pdata,147},148};149150static struct platform_device *sh7763rdp_devices[] __initdata = {151&sh7763rdp_nor_flash_device,152&sh7763rdp_eth_device,153&sh7763rdp_fb_device,154};155156static int __init sh7763rdp_devices_setup(void)157{158return platform_add_devices(sh7763rdp_devices,159ARRAY_SIZE(sh7763rdp_devices));160}161device_initcall(sh7763rdp_devices_setup);162163static void __init sh7763rdp_setup(char **cmdline_p)164{165/* Board version check */166if (__raw_readw(CPLD_BOARD_ID_ERV_REG) == 0xECB1)167printk(KERN_INFO "RTE Standard Configuration\n");168else169printk(KERN_INFO "RTA Standard Configuration\n");170171/* USB pin select bits (clear bit 5-2 to 0) */172__raw_writew((__raw_readw(PORT_PSEL2) & 0xFFC3), PORT_PSEL2);173/* USBH setup port I controls to other (clear bits 4-9 to 0) */174__raw_writew(__raw_readw(PORT_PICR) & 0xFC0F, PORT_PICR);175176/* Select USB Host controller */177__raw_writew(0x00, USB_USBHSC);178179/* For LCD */180/* set PTJ7-1, bits 15-2 of PJCR to 0 */181__raw_writew(__raw_readw(PORT_PJCR) & 0x0003, PORT_PJCR);182/* set PTI5, bits 11-10 of PICR to 0 */183__raw_writew(__raw_readw(PORT_PICR) & 0xF3FF, PORT_PICR);184__raw_writew(0, PORT_PKCR);185__raw_writew(0, PORT_PLCR);186/* set PSEL2 bits 14-8, 5-4, of PSEL2 to 0 */187__raw_writew((__raw_readw(PORT_PSEL2) & 0x00C0), PORT_PSEL2);188/* set PSEL3 bits 14-12, 6-4, 2-0 of PSEL3 to 0 */189__raw_writew((__raw_readw(PORT_PSEL3) & 0x0700), PORT_PSEL3);190191/* For HAC */192/* bit3-0 0100:HAC & SSI1 enable */193__raw_writew((__raw_readw(PORT_PSEL1) & 0xFFF0) | 0x0004, PORT_PSEL1);194/* bit14 1:SSI_HAC_CLK enable */195__raw_writew(__raw_readw(PORT_PSEL4) | 0x4000, PORT_PSEL4);196197/* SH-Ether */198__raw_writew((__raw_readw(PORT_PSEL1) & ~0xff00) | 0x2400, PORT_PSEL1);199__raw_writew(0x0, PORT_PFCR);200__raw_writew(0x0, PORT_PFCR);201__raw_writew(0x0, PORT_PFCR);202203/* MMC */204/*selects SCIF and MMC other functions */205__raw_writew(0x0001, PORT_PSEL0);206/* MMC clock operates */207__raw_writel(__raw_readl(MSTPCR1) & ~0x8, MSTPCR1);208__raw_writew(__raw_readw(PORT_PACR) & ~0x3000, PORT_PACR);209__raw_writew(__raw_readw(PORT_PCCR) & ~0xCFC3, PORT_PCCR);210}211212static struct sh_machine_vector mv_sh7763rdp __initmv = {213.mv_name = "sh7763drp",214.mv_setup = sh7763rdp_setup,215.mv_nr_irqs = 112,216.mv_init_irq = init_sh7763rdp_IRQ,217};218219220