Path: blob/master/arch/sh/drivers/pci/fixups-se7751.c
10819 views
#include <linux/kernel.h>1#include <linux/types.h>2#include <linux/init.h>3#include <linux/delay.h>4#include <linux/pci.h>5#include <linux/io.h>6#include "pci-sh4.h"78int __init pcibios_map_platform_irq(struct pci_dev *, u8 slot, u8 pin)9{10switch (slot) {11case 0: return 13;12case 1: return 13; /* AMD Ethernet controller */13case 2: return -1;14case 3: return -1;15case 4: return -1;16default:17printk("PCI: Bad IRQ mapping request for slot %d\n", slot);18return -1;19}20}2122#define PCIMCR_MRSET_OFF 0xBFFFFFFF23#define PCIMCR_RFSH_OFF 0xFFFFFFFB2425/*26* Only long word accesses of the PCIC's internal local registers and the27* configuration registers from the CPU is supported.28*/29#define PCIC_WRITE(x,v) writel((v), PCI_REG(x))30#define PCIC_READ(x) readl(PCI_REG(x))3132/*33* Description: This function sets up and initializes the pcic, sets34* up the BARS, maps the DRAM into the address space etc, etc.35*/36int pci_fixup_pcic(struct pci_channel *chan)37{38unsigned long bcr1, wcr1, wcr2, wcr3, mcr;39unsigned short bcr2;4041/*42* Initialize the slave bus controller on the pcic. The values used43* here should not be hardcoded, but they should be taken from the bsc44* on the processor, to make this function as generic as possible.45* (i.e. Another sbc may usr different SDRAM timing settings -- in order46* for the pcic to work, its settings need to be exactly the same.)47*/48bcr1 = (*(volatile unsigned long*)(SH7751_BCR1));49bcr2 = (*(volatile unsigned short*)(SH7751_BCR2));50wcr1 = (*(volatile unsigned long*)(SH7751_WCR1));51wcr2 = (*(volatile unsigned long*)(SH7751_WCR2));52wcr3 = (*(volatile unsigned long*)(SH7751_WCR3));53mcr = (*(volatile unsigned long*)(SH7751_MCR));5455bcr1 = bcr1 | 0x00080000; /* Enable Bit 19, BREQEN */56(*(volatile unsigned long*)(SH7751_BCR1)) = bcr1;5758bcr1 = bcr1 | 0x40080000; /* Enable Bit 19 BREQEN, set PCIC to slave */59PCIC_WRITE(SH7751_PCIBCR1, bcr1); /* PCIC BCR1 */60PCIC_WRITE(SH7751_PCIBCR2, bcr2); /* PCIC BCR2 */61PCIC_WRITE(SH7751_PCIWCR1, wcr1); /* PCIC WCR1 */62PCIC_WRITE(SH7751_PCIWCR2, wcr2); /* PCIC WCR2 */63PCIC_WRITE(SH7751_PCIWCR3, wcr3); /* PCIC WCR3 */64mcr = (mcr & PCIMCR_MRSET_OFF) & PCIMCR_RFSH_OFF;65PCIC_WRITE(SH7751_PCIMCR, mcr); /* PCIC MCR */666768/* Enable all interrupts, so we know what to fix */69PCIC_WRITE(SH7751_PCIINTM, 0x0000c3ff);70PCIC_WRITE(SH7751_PCIAINTM, 0x0000380f);7172/* Set up standard PCI config registers */73PCIC_WRITE(SH7751_PCICONF1, 0xF39000C7); /* Bus Master, Mem & I/O access */74PCIC_WRITE(SH7751_PCICONF2, 0x00000000); /* PCI Class code & Revision ID */75PCIC_WRITE(SH7751_PCICONF4, 0xab000001); /* PCI I/O address (local regs) */76PCIC_WRITE(SH7751_PCICONF5, 0x0c000000); /* PCI MEM address (local RAM) */77PCIC_WRITE(SH7751_PCICONF6, 0xd0000000); /* PCI MEM address (unused) */78PCIC_WRITE(SH7751_PCICONF11, 0x35051054); /* PCI Subsystem ID & Vendor ID */79PCIC_WRITE(SH7751_PCILSR0, 0x03f00000); /* MEM (full 64M exposed) */80PCIC_WRITE(SH7751_PCILSR1, 0x00000000); /* MEM (unused) */81PCIC_WRITE(SH7751_PCILAR0, 0x0c000000); /* MEM (direct map from PCI) */82PCIC_WRITE(SH7751_PCILAR1, 0x00000000); /* MEM (unused) */8384/* Now turn it on... */85PCIC_WRITE(SH7751_PCICR, 0xa5000001);8687/*88* Set PCIMBR and PCIIOBR here, assuming a single window89* (16M MEM, 256K IO) is enough. If a larger space is90* needed, the readx/writex and inx/outx functions will91* have to do more (e.g. setting registers for each call).92*/9394/*95* Set the MBR so PCI address is one-to-one with window,96* meaning all calls go straight through... use BUG_ON to97* catch erroneous assumption.98*/99BUG_ON(chan->resources[1].start != SH7751_PCI_MEMORY_BASE);100101PCIC_WRITE(SH7751_PCIMBR, chan->resources[1].start);102103/* Set IOBR for window containing area specified in pci.h */104PCIC_WRITE(SH7751_PCIIOBR, (chan->resources[0].start & SH7751_PCIIOBR_MASK));105106/* All done, may as well say so... */107printk("SH7751 PCI: Finished initialization of the PCI controller\n");108109return 1;110}111112113