Path: blob/master/arch/sh/include/mach-se/mach/se7722.h
15160 views
#ifndef __ASM_SH_SE7722_H1#define __ASM_SH_SE7722_H23/*4* linux/include/asm-sh/se7722.h5*6* Copyright (C) 2007 Nobuhiro Iwamatsu7*8* Hitachi UL SolutionEngine 7722 Support.9*10* This file is subject to the terms and conditions of the GNU General Public11* License. See the file "COPYING" in the main directory of this archive12* for more details.13*14*/15#include <asm/addrspace.h>1617/* Box specific addresses. */18#define SE_AREA0_WIDTH 4 /* Area0: 32bit */19#define PA_ROM 0xa0000000 /* EPROM */20#define PA_ROM_SIZE 0x00200000 /* EPROM size 2M byte */21#define PA_FROM 0xa1000000 /* Flash-ROM */22#define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */23#define PA_EXT1 0xa400000024#define PA_EXT1_SIZE 0x0400000025#define PA_SDRAM 0xaC000000 /* DDR-SDRAM(Area3) 64MB */26#define PA_SDRAM_SIZE 0x040000002728#define PA_EXT4 0xb000000029#define PA_EXT4_SIZE 0x040000003031#define PA_PERIPHERAL 0xB00000003233#define PA_PCIC PA_PERIPHERAL /* MR-SHPC-01 PCMCIA */34#define PA_MRSHPC (PA_PERIPHERAL + 0x003fffe0) /* MR-SHPC-01 PCMCIA controller */35#define PA_MRSHPC_MW1 (PA_PERIPHERAL + 0x00400000) /* MR-SHPC-01 memory window base */36#define PA_MRSHPC_MW2 (PA_PERIPHERAL + 0x00500000) /* MR-SHPC-01 attribute window base */37#define PA_MRSHPC_IO (PA_PERIPHERAL + 0x00600000) /* MR-SHPC-01 I/O window base */38#define MRSHPC_OPTION (PA_MRSHPC + 6)39#define MRSHPC_CSR (PA_MRSHPC + 8)40#define MRSHPC_ISR (PA_MRSHPC + 10)41#define MRSHPC_ICR (PA_MRSHPC + 12)42#define MRSHPC_CPWCR (PA_MRSHPC + 14)43#define MRSHPC_MW0CR1 (PA_MRSHPC + 16)44#define MRSHPC_MW1CR1 (PA_MRSHPC + 18)45#define MRSHPC_IOWCR1 (PA_MRSHPC + 20)46#define MRSHPC_MW0CR2 (PA_MRSHPC + 22)47#define MRSHPC_MW1CR2 (PA_MRSHPC + 24)48#define MRSHPC_IOWCR2 (PA_MRSHPC + 26)49#define MRSHPC_CDCR (PA_MRSHPC + 28)50#define MRSHPC_PCIC_INFO (PA_MRSHPC + 30)5152#define PA_LED (PA_PERIPHERAL + 0x00800000) /* 8bit LED */53#define PA_FPGA (PA_PERIPHERAL + 0x01800000) /* FPGA base address */5455#define PA_LAN (PA_AREA6_IO + 0) /* SMC LAN91C111 */56/* GPIO */57#define FPGA_IN 0xb1840000UL58#define FPGA_OUT 0xb1840004UL5960#define PORT_PECR 0xA4050108UL61#define PORT_PJCR 0xA4050110UL62#define PORT_PSELD 0xA4050154UL63#define PORT_PSELB 0xA4050150UL6465#define PORT_PSELC 0xA4050152UL66#define PORT_PKCR 0xA4050112UL67#define PORT_PHCR 0xA405010EUL68#define PORT_PLCR 0xA4050114UL69#define PORT_PMCR 0xA4050116UL70#define PORT_PRCR 0xA405011CUL71#define PORT_PXCR 0xA4050148UL72#define PORT_PSELA 0xA405014EUL73#define PORT_PYCR 0xA405014AUL74#define PORT_PZCR 0xA405014CUL75#define PORT_HIZCRA 0xA4050158UL76#define PORT_HIZCRC 0xA405015CUL7778/* IRQ */79#define IRQ0_IRQ 3280#define IRQ1_IRQ 338182#define IRQ01_MODE 0xb180000083#define IRQ01_STS 0xb180000484#define IRQ01_MASK 0xb18000088586/* Bits in IRQ01_* registers */8788#define SE7722_FPGA_IRQ_USB 0 /* IRQ0 */89#define SE7722_FPGA_IRQ_SMC 1 /* IRQ0 */90#define SE7722_FPGA_IRQ_MRSHPC0 2 /* IRQ1 */91#define SE7722_FPGA_IRQ_MRSHPC1 3 /* IRQ1 */92#define SE7722_FPGA_IRQ_MRSHPC2 4 /* IRQ1 */93#define SE7722_FPGA_IRQ_MRSHPC3 5 /* IRQ1 */94#define SE7722_FPGA_IRQ_NR 69596/* arch/sh/boards/se/7722/irq.c */97extern unsigned int se7722_fpga_irq[];9899void init_se7722_IRQ(void);100101#define __IO_PREFIX se7722102#include <asm/io_generic.h>103104#endif /* __ASM_SH_SE7722_H */105106107