Path: blob/master/arch/sh/include/mach-se/mach/se7751.h
15160 views
#ifndef __ASM_SH_HITACHI_7751SE_H1#define __ASM_SH_HITACHI_7751SE_H23/*4* linux/include/asm-sh/hitachi_7751se.h5*6* Copyright (C) 2000 Kazumoto Kojima7*8* Hitachi SolutionEngine support910* Modified for 7751 Solution Engine by11* Ian da Silva and Jeremy Siegel, 2001.12*/1314/* Box specific addresses. */1516#define PA_ROM 0x00000000 /* EPROM */17#define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */18#define PA_FROM 0x01000000 /* EPROM */19#define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */20#define PA_EXT1 0x0400000021#define PA_EXT1_SIZE 0x0400000022#define PA_EXT2 0x0800000023#define PA_EXT2_SIZE 0x0400000024#define PA_SDRAM 0x0c00000025#define PA_SDRAM_SIZE 0x040000002627#define PA_EXT4 0x1200000028#define PA_EXT4_SIZE 0x0200000029#define PA_EXT5 0x1400000030#define PA_EXT5_SIZE 0x0400000031#define PA_PCIC 0x18000000 /* MR-SHPC-01 PCMCIA */3233#define PA_DIPSW0 0xb9000000 /* Dip switch 5,6 */34#define PA_DIPSW1 0xb9000002 /* Dip switch 7,8 */35#define PA_LED 0xba000000 /* LED */36#define PA_BCR 0xbb000000 /* FPGA on the MS7751SE01 */3738#define PA_MRSHPC 0xb83fffe0 /* MR-SHPC-01 PCMCIA controller */39#define PA_MRSHPC_MW1 0xb8400000 /* MR-SHPC-01 memory window base */40#define PA_MRSHPC_MW2 0xb8500000 /* MR-SHPC-01 attribute window base */41#define PA_MRSHPC_IO 0xb8600000 /* MR-SHPC-01 I/O window base */42#define MRSHPC_MODE (PA_MRSHPC + 4)43#define MRSHPC_OPTION (PA_MRSHPC + 6)44#define MRSHPC_CSR (PA_MRSHPC + 8)45#define MRSHPC_ISR (PA_MRSHPC + 10)46#define MRSHPC_ICR (PA_MRSHPC + 12)47#define MRSHPC_CPWCR (PA_MRSHPC + 14)48#define MRSHPC_MW0CR1 (PA_MRSHPC + 16)49#define MRSHPC_MW1CR1 (PA_MRSHPC + 18)50#define MRSHPC_IOWCR1 (PA_MRSHPC + 20)51#define MRSHPC_MW0CR2 (PA_MRSHPC + 22)52#define MRSHPC_MW1CR2 (PA_MRSHPC + 24)53#define MRSHPC_IOWCR2 (PA_MRSHPC + 26)54#define MRSHPC_CDCR (PA_MRSHPC + 28)55#define MRSHPC_PCIC_INFO (PA_MRSHPC + 30)5657#define BCR_ILCRA (PA_BCR + 0)58#define BCR_ILCRB (PA_BCR + 2)59#define BCR_ILCRC (PA_BCR + 4)60#define BCR_ILCRD (PA_BCR + 6)61#define BCR_ILCRE (PA_BCR + 8)62#define BCR_ILCRF (PA_BCR + 10)63#define BCR_ILCRG (PA_BCR + 12)6465#define IRQ_79C973 136667void init_7751se_IRQ(void);6869#define __IO_PREFIX sh7751se70#include <asm/io_generic.h>7172#endif /* __ASM_SH_HITACHI_7751SE_H */737475