Path: blob/master/arch/sh/include/mach-se/mach/se7780.h
15160 views
#ifndef __ASM_SH_SE7780_H1#define __ASM_SH_SE7780_H23/*4* linux/include/asm-sh/se7780.h5*6* Copyright (C) 2006,2007 Nobuhiro Iwamatsu7*8* Hitachi UL SolutionEngine 7780 Support.9*10* This file is subject to the terms and conditions of the GNU General Public11* License. See the file "COPYING" in the main directory of this archive12* for more details.13*/14#include <asm/addrspace.h>1516/* Box specific addresses. */17#define SE_AREA0_WIDTH 4 /* Area0: 32bit */18#define PA_ROM 0xa0000000 /* EPROM */19#define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */20#define PA_FROM 0xa1000000 /* Flash-ROM */21#define PA_FROM_SIZE 0x01000000 /* Flash-ROM size 16M byte */22#define PA_EXT1 0xa400000023#define PA_EXT1_SIZE 0x0400000024#define PA_SM501 PA_EXT1 /* Graphic IC (SM501) */25#define PA_SM501_SIZE PA_EXT1_SIZE /* Graphic IC (SM501) */26#define PA_SDRAM 0xa8000000 /* DDR-SDRAM(Area2/3) 128MB */27#define PA_SDRAM_SIZE 0x080000002829#define PA_EXT4 0xb000000030#define PA_EXT4_SIZE 0x0400000031#define PA_EXT_FLASH PA_EXT4 /* Expansion Flash-ROM */3233#define PA_PERIPHERAL PA_AREA6_IO /* SW6-6=ON */3435#define PA_LAN (PA_PERIPHERAL + 0) /* SMC LAN91C111 */36#define PA_LED_DISP (PA_PERIPHERAL + 0x02000000) /* 8words LED Display */37#define DISP_CHAR_RAM (7 << 3)38#define DISP_SEL0_ADDR (DISP_CHAR_RAM + 0)39#define DISP_SEL1_ADDR (DISP_CHAR_RAM + 1)40#define DISP_SEL2_ADDR (DISP_CHAR_RAM + 2)41#define DISP_SEL3_ADDR (DISP_CHAR_RAM + 3)42#define DISP_SEL4_ADDR (DISP_CHAR_RAM + 4)43#define DISP_SEL5_ADDR (DISP_CHAR_RAM + 5)44#define DISP_SEL6_ADDR (DISP_CHAR_RAM + 6)45#define DISP_SEL7_ADDR (DISP_CHAR_RAM + 7)4647#define DISP_UDC_RAM (5 << 3)48#define PA_FPGA (PA_PERIPHERAL + 0x03000000) /* FPGA base address */4950/* FPGA register address and bit */51#define FPGA_SFTRST (PA_FPGA + 0) /* Soft reset register */52#define FPGA_INTMSK1 (PA_FPGA + 2) /* Interrupt Mask register 1 */53#define FPGA_INTMSK2 (PA_FPGA + 4) /* Interrupt Mask register 2 */54#define FPGA_INTSEL1 (PA_FPGA + 6) /* Interrupt select register 1 */55#define FPGA_INTSEL2 (PA_FPGA + 8) /* Interrupt select register 2 */56#define FPGA_INTSEL3 (PA_FPGA + 10) /* Interrupt select register 3 */57#define FPGA_PCI_INTSEL1 (PA_FPGA + 12) /* PCI Interrupt select register 1 */58#define FPGA_PCI_INTSEL2 (PA_FPGA + 14) /* PCI Interrupt select register 2 */59#define FPGA_INTSET (PA_FPGA + 16) /* IRQ/IRL select register */60#define FPGA_INTSTS1 (PA_FPGA + 18) /* Interrupt status register 1 */61#define FPGA_INTSTS2 (PA_FPGA + 20) /* Interrupt status register 2 */62#define FPGA_REQSEL (PA_FPGA + 22) /* REQ/GNT select register */63#define FPGA_DBG_LED (PA_FPGA + 32) /* Debug LED(D-LED[8:1] */64#define PA_LED FPGA_DBG_LED65#define FPGA_IVDRID (PA_FPGA + 36) /* iVDR ID Register */66#define FPGA_IVDRPW (PA_FPGA + 38) /* iVDR Power ON Register */67#define FPGA_MMCID (PA_FPGA + 40) /* MMC ID Register */6869/* FPGA INTSEL position */70/* INTSEL1 */71#define IRQPOS_SMC91CX (0 * 4)72#define IRQPOS_SM501 (1 * 4)73/* INTSEL2 */74#define IRQPOS_EXTINT1 (0 * 4)75#define IRQPOS_EXTINT2 (1 * 4)76#define IRQPOS_EXTINT3 (2 * 4)77#define IRQPOS_EXTINT4 (3 * 4)78/* INTSEL3 */79#define IRQPOS_PCCPW (0 * 4)8081/* IDE interrupt */82#define IRQ_IDE0 67 /* iVDR */8384/* SMC interrupt */85#define SMC_IRQ 88687/* SM501 interrupt */88#define SM501_IRQ 08990/* interrupt pin */91#define IRQPIN_EXTINT1 0 /* IRQ0 pin */92#define IRQPIN_EXTINT2 1 /* IRQ1 pin */93#define IRQPIN_EXTINT3 2 /* IRQ2 pin */94#define IRQPIN_SMC91CX 3 /* IRQ3 pin */95#define IRQPIN_EXTINT4 4 /* IRQ4 pin */96#define IRQPIN_PCC0 5 /* IRQ5 pin */97#define IRQPIN_PCC2 6 /* IRQ6 pin */98#define IRQPIN_SM501 7 /* IRQ7 pin */99#define IRQPIN_PCCPW 7 /* IRQ7 pin */100101/* arch/sh/boards/se/7780/irq.c */102void init_se7780_IRQ(void);103104#define __IO_PREFIX se7780105#include <asm/io_generic.h>106107#endif /* __ASM_SH_SE7780_H */108109110