Path: blob/master/arch/sh/kernel/cpu/sh2a/setup-sh7201.c
17491 views
/*1* SH7201 setup2*3* Copyright (C) 2008 Peter Griffin [email protected]4* Copyright (C) 2009 Paul Mundt5*6* This file is subject to the terms and conditions of the GNU General Public7* License. See the file "COPYING" in the main directory of this archive8* for more details.9*/10#include <linux/platform_device.h>11#include <linux/init.h>12#include <linux/serial.h>13#include <linux/serial_sci.h>14#include <linux/sh_timer.h>15#include <linux/io.h>1617enum {18UNUSED = 0,1920/* interrupt sources */21IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,22PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,2324ADC_ADI,2526MTU20_ABCD, MTU20_VEF, MTU21_AB, MTU21_VU, MTU22_AB, MTU22_VU,27MTU23_ABCD, MTU24_ABCD, MTU25_UVW, MTU2_TCI3V, MTU2_TCI4V,2829RTC, WDT,3031IIC30, IIC31, IIC32,3233DMAC0_DMINT0, DMAC1_DMINT1,34DMAC2_DMINT2, DMAC3_DMINT3,3536SCIF0, SCIF1, SCIF2, SCIF3, SCIF4, SCIF5, SCIF6, SCIF7,3738DMAC0_DMINTA, DMAC4_DMINT4, DMAC5_DMINT5, DMAC6_DMINT6,39DMAC7_DMINT7,4041RCAN0, RCAN1,4243SSI0_SSII, SSI1_SSII,4445TMR0, TMR1,4647/* interrupt groups */48PINT,49};5051static struct intc_vect vectors[] __initdata = {52INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),53INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),54INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),55INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),5657INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),58INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),59INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),60INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),6162INTC_IRQ(ADC_ADI, 92),6364INTC_IRQ(MTU20_ABCD, 108), INTC_IRQ(MTU20_ABCD, 109),65INTC_IRQ(MTU20_ABCD, 110), INTC_IRQ(MTU20_ABCD, 111),6667INTC_IRQ(MTU20_VEF, 112), INTC_IRQ(MTU20_VEF, 113),68INTC_IRQ(MTU20_VEF, 114),6970INTC_IRQ(MTU21_AB, 116), INTC_IRQ(MTU21_AB, 117),71INTC_IRQ(MTU21_VU, 120), INTC_IRQ(MTU21_VU, 121),7273INTC_IRQ(MTU22_AB, 124), INTC_IRQ(MTU22_AB, 125),74INTC_IRQ(MTU22_VU, 128), INTC_IRQ(MTU22_VU, 129),7576INTC_IRQ(MTU23_ABCD, 132), INTC_IRQ(MTU23_ABCD, 133),77INTC_IRQ(MTU23_ABCD, 134), INTC_IRQ(MTU23_ABCD, 135),7879INTC_IRQ(MTU2_TCI3V, 136),8081INTC_IRQ(MTU24_ABCD, 140), INTC_IRQ(MTU24_ABCD, 141),82INTC_IRQ(MTU24_ABCD, 142), INTC_IRQ(MTU24_ABCD, 143),8384INTC_IRQ(MTU2_TCI4V, 144),8586INTC_IRQ(MTU25_UVW, 148), INTC_IRQ(MTU25_UVW, 149),87INTC_IRQ(MTU25_UVW, 150),8889INTC_IRQ(RTC, 152), INTC_IRQ(RTC, 153),90INTC_IRQ(RTC, 154),9192INTC_IRQ(WDT, 156),9394INTC_IRQ(IIC30, 157), INTC_IRQ(IIC30, 158),95INTC_IRQ(IIC30, 159), INTC_IRQ(IIC30, 160),96INTC_IRQ(IIC30, 161),9798INTC_IRQ(IIC31, 164), INTC_IRQ(IIC31, 165),99INTC_IRQ(IIC31, 166), INTC_IRQ(IIC31, 167),100INTC_IRQ(IIC31, 168),101102INTC_IRQ(IIC32, 170), INTC_IRQ(IIC32, 171),103INTC_IRQ(IIC32, 172), INTC_IRQ(IIC32, 173),104INTC_IRQ(IIC32, 174),105106INTC_IRQ(DMAC0_DMINT0, 176), INTC_IRQ(DMAC1_DMINT1, 177),107INTC_IRQ(DMAC2_DMINT2, 178), INTC_IRQ(DMAC3_DMINT3, 179),108109INTC_IRQ(SCIF0, 180), INTC_IRQ(SCIF0, 181),110INTC_IRQ(SCIF0, 182), INTC_IRQ(SCIF0, 183),111INTC_IRQ(SCIF1, 184), INTC_IRQ(SCIF1, 185),112INTC_IRQ(SCIF1, 186), INTC_IRQ(SCIF1, 187),113INTC_IRQ(SCIF2, 188), INTC_IRQ(SCIF2, 189),114INTC_IRQ(SCIF2, 190), INTC_IRQ(SCIF2, 191),115INTC_IRQ(SCIF3, 192), INTC_IRQ(SCIF3, 193),116INTC_IRQ(SCIF3, 194), INTC_IRQ(SCIF3, 195),117INTC_IRQ(SCIF4, 196), INTC_IRQ(SCIF4, 197),118INTC_IRQ(SCIF4, 198), INTC_IRQ(SCIF4, 199),119INTC_IRQ(SCIF5, 200), INTC_IRQ(SCIF5, 201),120INTC_IRQ(SCIF5, 202), INTC_IRQ(SCIF5, 203),121INTC_IRQ(SCIF6, 204), INTC_IRQ(SCIF6, 205),122INTC_IRQ(SCIF6, 206), INTC_IRQ(SCIF6, 207),123INTC_IRQ(SCIF7, 208), INTC_IRQ(SCIF7, 209),124INTC_IRQ(SCIF7, 210), INTC_IRQ(SCIF7, 211),125126INTC_IRQ(DMAC0_DMINTA, 212), INTC_IRQ(DMAC4_DMINT4, 216),127INTC_IRQ(DMAC5_DMINT5, 217), INTC_IRQ(DMAC6_DMINT6, 218),128INTC_IRQ(DMAC7_DMINT7, 219),129130INTC_IRQ(RCAN0, 228), INTC_IRQ(RCAN0, 229),131INTC_IRQ(RCAN0, 230),132INTC_IRQ(RCAN0, 231), INTC_IRQ(RCAN0, 232),133134INTC_IRQ(RCAN1, 234), INTC_IRQ(RCAN1, 235),135INTC_IRQ(RCAN1, 236),136INTC_IRQ(RCAN1, 237), INTC_IRQ(RCAN1, 238),137138INTC_IRQ(SSI0_SSII, 244), INTC_IRQ(SSI1_SSII, 245),139140INTC_IRQ(TMR0, 246), INTC_IRQ(TMR0, 247),141INTC_IRQ(TMR0, 248),142143INTC_IRQ(TMR1, 252), INTC_IRQ(TMR1, 253),144INTC_IRQ(TMR1, 254),145};146147static struct intc_group groups[] __initdata = {148INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,149PINT4, PINT5, PINT6, PINT7),150};151152static struct intc_prio_reg prio_registers[] __initdata = {153{ 0xfffe9418, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },154{ 0xfffe941a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },155{ 0xfffe9420, 0, 16, 4, /* IPR05 */ { PINT, 0, ADC_ADI, 0 } },156{ 0xfffe9800, 0, 16, 4, /* IPR06 */ { 0, MTU20_ABCD, MTU20_VEF, MTU21_AB } },157{ 0xfffe9802, 0, 16, 4, /* IPR07 */ { MTU21_VU, MTU22_AB, MTU22_VU, MTU23_ABCD } },158{ 0xfffe9804, 0, 16, 4, /* IPR08 */ { MTU2_TCI3V, MTU24_ABCD, MTU2_TCI4V, MTU25_UVW } },159160{ 0xfffe9806, 0, 16, 4, /* IPR09 */ { RTC, WDT, IIC30, 0 } },161{ 0xfffe9808, 0, 16, 4, /* IPR10 */ { IIC31, IIC32, DMAC0_DMINT0, DMAC1_DMINT1 } },162{ 0xfffe980a, 0, 16, 4, /* IPR11 */ { DMAC2_DMINT2, DMAC3_DMINT3, SCIF0, SCIF1 } },163{ 0xfffe980c, 0, 16, 4, /* IPR12 */ { SCIF2, SCIF3, SCIF4, SCIF5 } },164{ 0xfffe980e, 0, 16, 4, /* IPR13 */ { SCIF6, SCIF7, DMAC0_DMINTA, DMAC4_DMINT4 } },165{ 0xfffe9810, 0, 16, 4, /* IPR14 */ { DMAC5_DMINT5, DMAC6_DMINT6, DMAC7_DMINT7, 0 } },166{ 0xfffe9812, 0, 16, 4, /* IPR15 */ { 0, RCAN0, RCAN1, 0 } },167{ 0xfffe9814, 0, 16, 4, /* IPR16 */ { SSI0_SSII, SSI1_SSII, TMR0, TMR1 } },168};169170static struct intc_mask_reg mask_registers[] __initdata = {171{ 0xfffe9408, 0, 16, /* PINTER */172{ 0, 0, 0, 0, 0, 0, 0, 0,173PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },174};175176static DECLARE_INTC_DESC(intc_desc, "sh7201", vectors, groups,177mask_registers, prio_registers, NULL);178179static struct plat_sci_port scif0_platform_data = {180.mapbase = 0xfffe8000,181.flags = UPF_BOOT_AUTOCONF,182.scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,183.scbrr_algo_id = SCBRR_ALGO_2,184.type = PORT_SCIF,185.irqs = { 180, 180, 180, 180 }186};187188static struct platform_device scif0_device = {189.name = "sh-sci",190.id = 0,191.dev = {192.platform_data = &scif0_platform_data,193},194};195196static struct plat_sci_port scif1_platform_data = {197.mapbase = 0xfffe8800,198.flags = UPF_BOOT_AUTOCONF,199.scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,200.scbrr_algo_id = SCBRR_ALGO_2,201.type = PORT_SCIF,202.irqs = { 184, 184, 184, 184 }203};204205static struct platform_device scif1_device = {206.name = "sh-sci",207.id = 1,208.dev = {209.platform_data = &scif1_platform_data,210},211};212213static struct plat_sci_port scif2_platform_data = {214.mapbase = 0xfffe9000,215.flags = UPF_BOOT_AUTOCONF,216.scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,217.scbrr_algo_id = SCBRR_ALGO_2,218.type = PORT_SCIF,219.irqs = { 188, 188, 188, 188 }220};221222static struct platform_device scif2_device = {223.name = "sh-sci",224.id = 2,225.dev = {226.platform_data = &scif2_platform_data,227},228};229230static struct plat_sci_port scif3_platform_data = {231.mapbase = 0xfffe9800,232.flags = UPF_BOOT_AUTOCONF,233.scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,234.scbrr_algo_id = SCBRR_ALGO_2,235.type = PORT_SCIF,236.irqs = { 192, 192, 192, 192 }237};238239static struct platform_device scif3_device = {240.name = "sh-sci",241.id = 3,242.dev = {243.platform_data = &scif3_platform_data,244},245};246247static struct plat_sci_port scif4_platform_data = {248.mapbase = 0xfffea000,249.flags = UPF_BOOT_AUTOCONF,250.scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,251.scbrr_algo_id = SCBRR_ALGO_2,252.type = PORT_SCIF,253.irqs = { 196, 196, 196, 196 }254};255256static struct platform_device scif4_device = {257.name = "sh-sci",258.id = 4,259.dev = {260.platform_data = &scif4_platform_data,261},262};263264static struct plat_sci_port scif5_platform_data = {265.mapbase = 0xfffea800,266.flags = UPF_BOOT_AUTOCONF,267.scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,268.scbrr_algo_id = SCBRR_ALGO_2,269.type = PORT_SCIF,270.irqs = { 200, 200, 200, 200 }271};272273static struct platform_device scif5_device = {274.name = "sh-sci",275.id = 5,276.dev = {277.platform_data = &scif5_platform_data,278},279};280281static struct plat_sci_port scif6_platform_data = {282.mapbase = 0xfffeb000,283.flags = UPF_BOOT_AUTOCONF,284.scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,285.scbrr_algo_id = SCBRR_ALGO_2,286.type = PORT_SCIF,287.irqs = { 204, 204, 204, 204 }288};289290static struct platform_device scif6_device = {291.name = "sh-sci",292.id = 6,293.dev = {294.platform_data = &scif6_platform_data,295},296};297298static struct plat_sci_port scif7_platform_data = {299.mapbase = 0xfffeb800,300.flags = UPF_BOOT_AUTOCONF,301.scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,302.scbrr_algo_id = SCBRR_ALGO_2,303.type = PORT_SCIF,304.irqs = { 208, 208, 208, 208 }305};306307static struct platform_device scif7_device = {308.name = "sh-sci",309.id = 7,310.dev = {311.platform_data = &scif7_platform_data,312},313};314315static struct resource rtc_resources[] = {316[0] = {317.start = 0xffff0800,318.end = 0xffff2000 + 0x58 - 1,319.flags = IORESOURCE_IO,320},321[1] = {322/* Shared Period/Carry/Alarm IRQ */323.start = 152,324.flags = IORESOURCE_IRQ,325},326};327328static struct platform_device rtc_device = {329.name = "sh-rtc",330.id = -1,331.num_resources = ARRAY_SIZE(rtc_resources),332.resource = rtc_resources,333};334335static struct sh_timer_config mtu2_0_platform_data = {336.channel_offset = -0x80,337.timer_bit = 0,338.clockevent_rating = 200,339};340341static struct resource mtu2_0_resources[] = {342[0] = {343.start = 0xfffe4300,344.end = 0xfffe4326,345.flags = IORESOURCE_MEM,346},347[1] = {348.start = 108,349.flags = IORESOURCE_IRQ,350},351};352353static struct platform_device mtu2_0_device = {354.name = "sh_mtu2",355.id = 0,356.dev = {357.platform_data = &mtu2_0_platform_data,358},359.resource = mtu2_0_resources,360.num_resources = ARRAY_SIZE(mtu2_0_resources),361};362363static struct sh_timer_config mtu2_1_platform_data = {364.channel_offset = -0x100,365.timer_bit = 1,366.clockevent_rating = 200,367};368369static struct resource mtu2_1_resources[] = {370[0] = {371.start = 0xfffe4380,372.end = 0xfffe4390,373.flags = IORESOURCE_MEM,374},375[1] = {376.start = 116,377.flags = IORESOURCE_IRQ,378},379};380381static struct platform_device mtu2_1_device = {382.name = "sh_mtu2",383.id = 1,384.dev = {385.platform_data = &mtu2_1_platform_data,386},387.resource = mtu2_1_resources,388.num_resources = ARRAY_SIZE(mtu2_1_resources),389};390391static struct sh_timer_config mtu2_2_platform_data = {392.channel_offset = 0x80,393.timer_bit = 2,394.clockevent_rating = 200,395};396397static struct resource mtu2_2_resources[] = {398[0] = {399.start = 0xfffe4000,400.end = 0xfffe400a,401.flags = IORESOURCE_MEM,402},403[1] = {404.start = 124,405.flags = IORESOURCE_IRQ,406},407};408409static struct platform_device mtu2_2_device = {410.name = "sh_mtu2",411.id = 2,412.dev = {413.platform_data = &mtu2_2_platform_data,414},415.resource = mtu2_2_resources,416.num_resources = ARRAY_SIZE(mtu2_2_resources),417};418419static struct platform_device *sh7201_devices[] __initdata = {420&scif0_device,421&scif1_device,422&scif2_device,423&scif3_device,424&scif4_device,425&scif5_device,426&scif6_device,427&scif7_device,428&rtc_device,429&mtu2_0_device,430&mtu2_1_device,431&mtu2_2_device,432};433434static int __init sh7201_devices_setup(void)435{436return platform_add_devices(sh7201_devices,437ARRAY_SIZE(sh7201_devices));438}439arch_initcall(sh7201_devices_setup);440441void __init plat_irq_setup(void)442{443register_intc_controller(&intc_desc);444}445446static struct platform_device *sh7201_early_devices[] __initdata = {447&scif0_device,448&scif1_device,449&scif2_device,450&scif3_device,451&scif4_device,452&scif5_device,453&scif6_device,454&scif7_device,455&mtu2_0_device,456&mtu2_1_device,457&mtu2_2_device,458};459460#define STBCR3 0xfffe0408461462void __init plat_early_device_setup(void)463{464/* enable MTU2 clock */465__raw_writeb(__raw_readb(STBCR3) & ~0x20, STBCR3);466467early_platform_add_devices(sh7201_early_devices,468ARRAY_SIZE(sh7201_early_devices));469}470471472