Path: blob/master/arch/sh/kernel/cpu/sh3/setup-sh3.c
17484 views
/*1* Shared SH3 Setup code2*3* Copyright (C) 2008 Magnus Damm4*5* This file is subject to the terms and conditions of the GNU General Public6* License. See the file "COPYING" in the main directory of this archive7* for more details.8*/910#include <linux/init.h>11#include <linux/irq.h>12#include <linux/io.h>1314/* All SH3 devices are equipped with IRQ0->5 (except sh7708) */1516enum {17UNUSED = 0,1819/* interrupt sources */20IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5,21};2223static struct intc_vect vectors_irq0123[] __initdata = {24INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),25INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),26};2728static struct intc_vect vectors_irq45[] __initdata = {29INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),30};3132static struct intc_prio_reg prio_registers[] __initdata = {33{ 0xa4000016, 0, 16, 4, /* IPRC */ { IRQ3, IRQ2, IRQ1, IRQ0 } },34{ 0xa4000018, 0, 16, 4, /* IPRD */ { 0, 0, IRQ5, IRQ4 } },35};3637static struct intc_mask_reg ack_registers[] __initdata = {38{ 0xa4000004, 0, 8, /* IRR0 */39{ 0, 0, IRQ5, IRQ4, IRQ3, IRQ2, IRQ1, IRQ0 } },40};4142static struct intc_sense_reg sense_registers[] __initdata = {43{ 0xa4000010, 16, 2, { 0, 0, IRQ5, IRQ4, IRQ3, IRQ2, IRQ1, IRQ0 } },44};4546static DECLARE_INTC_DESC_ACK(intc_desc_irq0123, "sh3-irq0123",47vectors_irq0123, NULL, NULL,48prio_registers, sense_registers, ack_registers);4950static DECLARE_INTC_DESC_ACK(intc_desc_irq45, "sh3-irq45",51vectors_irq45, NULL, NULL,52prio_registers, sense_registers, ack_registers);5354#define INTC_ICR1 0xa4000010UL55#define INTC_ICR1_IRQLVL (1<<14)5657void __init plat_irq_setup_pins(int mode)58{59if (mode == IRQ_MODE_IRQ) {60__raw_writew(__raw_readw(INTC_ICR1) & ~INTC_ICR1_IRQLVL, INTC_ICR1);61register_intc_controller(&intc_desc_irq0123);62return;63}64BUG();65}6667void __init plat_irq_setup_sh3(void)68{69register_intc_controller(&intc_desc_irq45);70}717273