Path: blob/master/arch/sh/kernel/cpu/sh4a/clock-sh7785.c
17495 views
/*1* arch/sh/kernel/cpu/sh4a/clock-sh7785.c2*3* SH7785 support for the clock framework4*5* Copyright (C) 2007 - 2010 Paul Mundt6*7* This file is subject to the terms and conditions of the GNU General Public8* License. See the file "COPYING" in the main directory of this archive9* for more details.10*/11#include <linux/init.h>12#include <linux/kernel.h>13#include <linux/clk.h>14#include <linux/io.h>15#include <linux/cpufreq.h>16#include <linux/clkdev.h>17#include <asm/clock.h>18#include <asm/freq.h>19#include <cpu/sh7785.h>2021/*22* Default rate for the root input clock, reset this with clk_set_rate()23* from the platform code.24*/25static struct clk extal_clk = {26.rate = 33333333,27};2829static unsigned long pll_recalc(struct clk *clk)30{31int multiplier;3233multiplier = test_mode_pin(MODE_PIN4) ? 36 : 72;3435return clk->parent->rate * multiplier;36}3738static struct clk_ops pll_clk_ops = {39.recalc = pll_recalc,40};4142static struct clk pll_clk = {43.ops = &pll_clk_ops,44.parent = &extal_clk,45.flags = CLK_ENABLE_ON_INIT,46};4748static struct clk *clks[] = {49&extal_clk,50&pll_clk,51};5253static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18,5424, 32, 36, 48 };5556static struct clk_div_mult_table div4_div_mult_table = {57.divisors = div2,58.nr_divisors = ARRAY_SIZE(div2),59};6061static struct clk_div4_table div4_table = {62.div_mult_table = &div4_div_mult_table,63};6465enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_GA,66DIV4_DU, DIV4_P, DIV4_NR };6768#define DIV4(_bit, _mask, _flags) \69SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)7071struct clk div4_clks[DIV4_NR] = {72[DIV4_P] = DIV4(0, 0x0f80, 0),73[DIV4_DU] = DIV4(4, 0x0ff0, 0),74[DIV4_GA] = DIV4(8, 0x0030, 0),75[DIV4_DDR] = DIV4(12, 0x000c, CLK_ENABLE_ON_INIT),76[DIV4_B] = DIV4(16, 0x0fe0, CLK_ENABLE_ON_INIT),77[DIV4_SH] = DIV4(20, 0x000c, CLK_ENABLE_ON_INIT),78[DIV4_U] = DIV4(24, 0x000c, CLK_ENABLE_ON_INIT),79[DIV4_I] = DIV4(28, 0x000e, CLK_ENABLE_ON_INIT),80};8182#define MSTPCR0 0xffc8003083#define MSTPCR1 0xffc800348485enum { MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024,86MSTP021, MSTP020, MSTP017, MSTP016,87MSTP013, MSTP012, MSTP009, MSTP008, MSTP003, MSTP002,88MSTP119, MSTP117, MSTP105, MSTP104, MSTP100,89MSTP_NR };9091static struct clk mstp_clks[MSTP_NR] = {92/* MSTPCR0 */93[MSTP029] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 29, 0),94[MSTP028] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 28, 0),95[MSTP027] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 27, 0),96[MSTP026] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 26, 0),97[MSTP025] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 25, 0),98[MSTP024] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 24, 0),99[MSTP021] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 21, 0),100[MSTP020] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 20, 0),101[MSTP017] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 17, 0),102[MSTP016] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 16, 0),103[MSTP013] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 13, 0),104[MSTP012] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 12, 0),105[MSTP009] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 9, 0),106[MSTP008] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 8, 0),107[MSTP003] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 3, 0),108[MSTP002] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 2, 0),109110/* MSTPCR1 */111[MSTP119] = SH_CLK_MSTP32(NULL, MSTPCR1, 19, 0),112[MSTP117] = SH_CLK_MSTP32(NULL, MSTPCR1, 17, 0),113[MSTP105] = SH_CLK_MSTP32(NULL, MSTPCR1, 5, 0),114[MSTP104] = SH_CLK_MSTP32(NULL, MSTPCR1, 4, 0),115[MSTP100] = SH_CLK_MSTP32(NULL, MSTPCR1, 0, 0),116};117118#define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }119120static struct clk_lookup lookups[] = {121/* main clocks */122CLKDEV_CON_ID("extal", &extal_clk),123CLKDEV_CON_ID("pll_clk", &pll_clk),124125/* DIV4 clocks */126CLKDEV_CON_ID("peripheral_clk", &div4_clks[DIV4_P]),127CLKDEV_CON_ID("du_clk", &div4_clks[DIV4_DU]),128CLKDEV_CON_ID("ga_clk", &div4_clks[DIV4_GA]),129CLKDEV_CON_ID("ddr_clk", &div4_clks[DIV4_DDR]),130CLKDEV_CON_ID("bus_clk", &div4_clks[DIV4_B]),131CLKDEV_CON_ID("shyway_clk", &div4_clks[DIV4_SH]),132CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),133CLKDEV_CON_ID("cpu_clk", &div4_clks[DIV4_I]),134135/* MSTP32 clocks */136{137/* SCIF5 */138.dev_id = "sh-sci.5",139.con_id = "sci_fck",140.clk = &mstp_clks[MSTP029],141}, {142/* SCIF4 */143.dev_id = "sh-sci.4",144.con_id = "sci_fck",145.clk = &mstp_clks[MSTP028],146}, {147/* SCIF3 */148.dev_id = "sh-sci.3",149.con_id = "sci_fck",150.clk = &mstp_clks[MSTP027],151}, {152/* SCIF2 */153.dev_id = "sh-sci.2",154.con_id = "sci_fck",155.clk = &mstp_clks[MSTP026],156}, {157/* SCIF1 */158.dev_id = "sh-sci.1",159.con_id = "sci_fck",160.clk = &mstp_clks[MSTP025],161}, {162/* SCIF0 */163.dev_id = "sh-sci.0",164.con_id = "sci_fck",165.clk = &mstp_clks[MSTP024],166},167CLKDEV_CON_ID("ssi1_fck", &mstp_clks[MSTP021]),168CLKDEV_CON_ID("ssi0_fck", &mstp_clks[MSTP020]),169CLKDEV_CON_ID("hac1_fck", &mstp_clks[MSTP017]),170CLKDEV_CON_ID("hac0_fck", &mstp_clks[MSTP016]),171CLKDEV_CON_ID("mmcif_fck", &mstp_clks[MSTP013]),172CLKDEV_CON_ID("flctl_fck", &mstp_clks[MSTP012]),173{174/* TMU0 */175.dev_id = "sh_tmu.0",176.con_id = "tmu_fck",177.clk = &mstp_clks[MSTP008],178}, {179/* TMU1 */180.dev_id = "sh_tmu.1",181.con_id = "tmu_fck",182.clk = &mstp_clks[MSTP008],183}, {184/* TMU2 */185.dev_id = "sh_tmu.2",186.con_id = "tmu_fck",187.clk = &mstp_clks[MSTP008],188}, {189/* TMU3 */190.dev_id = "sh_tmu.3",191.con_id = "tmu_fck",192.clk = &mstp_clks[MSTP009],193}, {194/* TMU4 */195.dev_id = "sh_tmu.4",196.con_id = "tmu_fck",197.clk = &mstp_clks[MSTP009],198}, {199/* TMU5 */200.dev_id = "sh_tmu.5",201.con_id = "tmu_fck",202.clk = &mstp_clks[MSTP009],203},204CLKDEV_CON_ID("siof_fck", &mstp_clks[MSTP003]),205CLKDEV_CON_ID("hspi_fck", &mstp_clks[MSTP002]),206CLKDEV_CON_ID("hudi_fck", &mstp_clks[MSTP119]),207CLKDEV_CON_ID("ubc_fck", &mstp_clks[MSTP117]),208CLKDEV_CON_ID("dmac_11_6_fck", &mstp_clks[MSTP105]),209CLKDEV_CON_ID("dmac_5_0_fck", &mstp_clks[MSTP104]),210CLKDEV_CON_ID("gdta_fck", &mstp_clks[MSTP100]),211};212213int __init arch_clk_init(void)214{215int i, ret = 0;216217for (i = 0; i < ARRAY_SIZE(clks); i++)218ret |= clk_register(clks[i]);219for (i = 0; i < ARRAY_SIZE(lookups); i++)220clkdev_add(&lookups[i]);221222if (!ret)223ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks),224&div4_table);225if (!ret)226ret = sh_clk_mstp32_register(mstp_clks, MSTP_NR);227228return ret;229}230231232