Path: blob/master/arch/sh/kernel/cpu/sh4a/setup-sh7366.c
17498 views
/*1* SH7366 Setup2*3* Copyright (C) 2008 Renesas Solutions4*5* Based on linux/arch/sh/kernel/cpu/sh4a/setup-sh7722.c6*7* This file is subject to the terms and conditions of the GNU General Public8* License. See the file "COPYING" in the main directory of this archive9* for more details.10*/11#include <linux/platform_device.h>12#include <linux/init.h>13#include <linux/serial.h>14#include <linux/serial_sci.h>15#include <linux/uio_driver.h>16#include <linux/sh_timer.h>17#include <linux/usb/r8a66597.h>18#include <asm/clock.h>1920static struct plat_sci_port scif0_platform_data = {21.mapbase = 0xffe00000,22.flags = UPF_BOOT_AUTOCONF,23.scscr = SCSCR_RE | SCSCR_TE | SCSCR_REIE,24.scbrr_algo_id = SCBRR_ALGO_2,25.type = PORT_SCIF,26.irqs = { 80, 80, 80, 80 },27};2829static struct platform_device scif0_device = {30.name = "sh-sci",31.id = 0,32.dev = {33.platform_data = &scif0_platform_data,34},35};3637static struct resource iic_resources[] = {38[0] = {39.name = "IIC",40.start = 0x04470000,41.end = 0x04470017,42.flags = IORESOURCE_MEM,43},44[1] = {45.start = 96,46.end = 99,47.flags = IORESOURCE_IRQ,48},49};5051static struct platform_device iic_device = {52.name = "i2c-sh_mobile",53.id = 0, /* "i2c0" clock */54.num_resources = ARRAY_SIZE(iic_resources),55.resource = iic_resources,56};5758static struct r8a66597_platdata r8a66597_data = {59.on_chip = 1,60};6162static struct resource usb_host_resources[] = {63[0] = {64.start = 0xa4d80000,65.end = 0xa4d800ff,66.flags = IORESOURCE_MEM,67},68[1] = {69.start = 65,70.end = 65,71.flags = IORESOURCE_IRQ | IRQF_TRIGGER_LOW,72},73};7475static struct platform_device usb_host_device = {76.name = "r8a66597_hcd",77.id = -1,78.dev = {79.dma_mask = NULL,80.coherent_dma_mask = 0xffffffff,81.platform_data = &r8a66597_data,82},83.num_resources = ARRAY_SIZE(usb_host_resources),84.resource = usb_host_resources,85};8687static struct uio_info vpu_platform_data = {88.name = "VPU5",89.version = "0",90.irq = 60,91};9293static struct resource vpu_resources[] = {94[0] = {95.name = "VPU",96.start = 0xfe900000,97.end = 0xfe902807,98.flags = IORESOURCE_MEM,99},100[1] = {101/* place holder for contiguous memory */102},103};104105static struct platform_device vpu_device = {106.name = "uio_pdrv_genirq",107.id = 0,108.dev = {109.platform_data = &vpu_platform_data,110},111.resource = vpu_resources,112.num_resources = ARRAY_SIZE(vpu_resources),113};114115static struct uio_info veu0_platform_data = {116.name = "VEU",117.version = "0",118.irq = 54,119};120121static struct resource veu0_resources[] = {122[0] = {123.name = "VEU(1)",124.start = 0xfe920000,125.end = 0xfe9200b7,126.flags = IORESOURCE_MEM,127},128[1] = {129/* place holder for contiguous memory */130},131};132133static struct platform_device veu0_device = {134.name = "uio_pdrv_genirq",135.id = 1,136.dev = {137.platform_data = &veu0_platform_data,138},139.resource = veu0_resources,140.num_resources = ARRAY_SIZE(veu0_resources),141};142143static struct uio_info veu1_platform_data = {144.name = "VEU",145.version = "0",146.irq = 27,147};148149static struct resource veu1_resources[] = {150[0] = {151.name = "VEU(2)",152.start = 0xfe924000,153.end = 0xfe9240b7,154.flags = IORESOURCE_MEM,155},156[1] = {157/* place holder for contiguous memory */158},159};160161static struct platform_device veu1_device = {162.name = "uio_pdrv_genirq",163.id = 2,164.dev = {165.platform_data = &veu1_platform_data,166},167.resource = veu1_resources,168.num_resources = ARRAY_SIZE(veu1_resources),169};170171static struct sh_timer_config cmt_platform_data = {172.channel_offset = 0x60,173.timer_bit = 5,174.clockevent_rating = 125,175.clocksource_rating = 200,176};177178static struct resource cmt_resources[] = {179[0] = {180.start = 0x044a0060,181.end = 0x044a006b,182.flags = IORESOURCE_MEM,183},184[1] = {185.start = 104,186.flags = IORESOURCE_IRQ,187},188};189190static struct platform_device cmt_device = {191.name = "sh_cmt",192.id = 0,193.dev = {194.platform_data = &cmt_platform_data,195},196.resource = cmt_resources,197.num_resources = ARRAY_SIZE(cmt_resources),198};199200static struct sh_timer_config tmu0_platform_data = {201.channel_offset = 0x04,202.timer_bit = 0,203.clockevent_rating = 200,204};205206static struct resource tmu0_resources[] = {207[0] = {208.start = 0xffd80008,209.end = 0xffd80013,210.flags = IORESOURCE_MEM,211},212[1] = {213.start = 16,214.flags = IORESOURCE_IRQ,215},216};217218static struct platform_device tmu0_device = {219.name = "sh_tmu",220.id = 0,221.dev = {222.platform_data = &tmu0_platform_data,223},224.resource = tmu0_resources,225.num_resources = ARRAY_SIZE(tmu0_resources),226};227228static struct sh_timer_config tmu1_platform_data = {229.channel_offset = 0x10,230.timer_bit = 1,231.clocksource_rating = 200,232};233234static struct resource tmu1_resources[] = {235[0] = {236.start = 0xffd80014,237.end = 0xffd8001f,238.flags = IORESOURCE_MEM,239},240[1] = {241.start = 17,242.flags = IORESOURCE_IRQ,243},244};245246static struct platform_device tmu1_device = {247.name = "sh_tmu",248.id = 1,249.dev = {250.platform_data = &tmu1_platform_data,251},252.resource = tmu1_resources,253.num_resources = ARRAY_SIZE(tmu1_resources),254};255256static struct sh_timer_config tmu2_platform_data = {257.channel_offset = 0x1c,258.timer_bit = 2,259};260261static struct resource tmu2_resources[] = {262[0] = {263.start = 0xffd80020,264.end = 0xffd8002b,265.flags = IORESOURCE_MEM,266},267[1] = {268.start = 18,269.flags = IORESOURCE_IRQ,270},271};272273static struct platform_device tmu2_device = {274.name = "sh_tmu",275.id = 2,276.dev = {277.platform_data = &tmu2_platform_data,278},279.resource = tmu2_resources,280.num_resources = ARRAY_SIZE(tmu2_resources),281};282283static struct platform_device *sh7366_devices[] __initdata = {284&scif0_device,285&cmt_device,286&tmu0_device,287&tmu1_device,288&tmu2_device,289&iic_device,290&usb_host_device,291&vpu_device,292&veu0_device,293&veu1_device,294};295296static int __init sh7366_devices_setup(void)297{298platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);299platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);300platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);301302return platform_add_devices(sh7366_devices,303ARRAY_SIZE(sh7366_devices));304}305arch_initcall(sh7366_devices_setup);306307static struct platform_device *sh7366_early_devices[] __initdata = {308&scif0_device,309&cmt_device,310&tmu0_device,311&tmu1_device,312&tmu2_device,313};314315void __init plat_early_device_setup(void)316{317early_platform_add_devices(sh7366_early_devices,318ARRAY_SIZE(sh7366_early_devices));319}320321enum {322UNUSED=0,323ENABLED,324DISABLED,325326/* interrupt sources */327IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,328ICB,329DMAC0, DMAC1, DMAC2, DMAC3,330VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,331MFI, VPU, USB,332MMC_MMC1I, MMC_MMC2I, MMC_MMC3I,333DMAC4, DMAC5, DMAC_DADERR,334SCIF, SCIFA1, SCIFA2,335DENC, MSIOF,336FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,337I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,338SDHI, CMT, TSIF, SIU,339TMU0, TMU1, TMU2,340VEU2, LCDC,341342/* interrupt groups */343344DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C,345};346347static struct intc_vect vectors[] __initdata = {348INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),349INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),350INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),351INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),352INTC_VECT(ICB, 0x700),353INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),354INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),355INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),356INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),357INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980), INTC_VECT(USB, 0xa20),358INTC_VECT(MMC_MMC1I, 0xb00), INTC_VECT(MMC_MMC2I, 0xb20),359INTC_VECT(MMC_MMC3I, 0xb40),360INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),361INTC_VECT(DMAC_DADERR, 0xbc0),362INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIFA1, 0xc20),363INTC_VECT(SCIFA2, 0xc40),364INTC_VECT(DENC, 0xc60), INTC_VECT(MSIOF, 0xc80),365INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),366INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),367INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),368INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),369INTC_VECT(SDHI, 0xe80), INTC_VECT(SDHI, 0xea0),370INTC_VECT(SDHI, 0xec0), INTC_VECT(SDHI, 0xee0),371INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),372INTC_VECT(SIU, 0xf80),373INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),374INTC_VECT(TMU2, 0x440),375INTC_VECT(VEU2, 0x560), INTC_VECT(LCDC, 0x580),376};377378static struct intc_group groups[] __initdata = {379INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),380INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),381INTC_GROUP(MMC, MMC_MMC1I, MMC_MMC2I, MMC_MMC3I),382INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),383INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,384FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),385INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),386};387388static struct intc_mask_reg mask_registers[] __initdata = {389{ 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */390{ } },391{ 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */392{ VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },393{ 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */394{ 0, 0, 0, VPU, 0, 0, 0, MFI } },395{ 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */396{ 0, 0, 0, ICB } },397{ 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */398{ 0, TMU2, TMU1, TMU0, VEU2, 0, 0, LCDC } },399{ 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */400{ 0, DMAC_DADERR, DMAC5, DMAC4, DENC, SCIFA2, SCIFA1, SCIF } },401{ 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */402{ 0, 0, 0, 0, 0, 0, 0, MSIOF } },403{ 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */404{ I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,405FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },406{ 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */407{ DISABLED, ENABLED, ENABLED, ENABLED, 0, 0, 0, SIU } },408{ 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */409{ 0, 0, 0, CMT, 0, USB, } },410{ 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */411{ 0, MMC_MMC3I, MMC_MMC2I, MMC_MMC1I } },412{ 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */413{ 0, 0, 0, 0, 0, 0, 0, TSIF } },414{ 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */415{ IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },416};417418static struct intc_prio_reg prio_registers[] __initdata = {419{ 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },420{ 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2, LCDC, ICB } },421{ 0xa4080008, 0, 16, 4, /* IPRC */ { } },422{ 0xa408000c, 0, 16, 4, /* IPRD */ { } },423{ 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },424{ 0xa4080014, 0, 16, 4, /* IPRF */ { 0, DMAC45, USB, CMT } },425{ 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIFA1, SCIFA2, DENC } },426{ 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF, 0, FLCTL, I2C } },427{ 0xa4080020, 0, 16, 4, /* IPRI */ { 0, 0, TSIF, } },428{ 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },429{ 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },430{ 0xa408002c, 0, 16, 4, /* IPRL */ { } },431{ 0xa4140010, 0, 32, 4, /* INTPRI00 */432{ IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },433};434435static struct intc_sense_reg sense_registers[] __initdata = {436{ 0xa414001c, 16, 2, /* ICR1 */437{ IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },438};439440static struct intc_mask_reg ack_registers[] __initdata = {441{ 0xa4140024, 0, 8, /* INTREQ00 */442{ IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },443};444445static struct intc_desc intc_desc __initdata = {446.name = "sh7366",447.force_enable = ENABLED,448.force_disable = DISABLED,449.hw = INTC_HW_DESC(vectors, groups, mask_registers,450prio_registers, sense_registers, ack_registers),451};452453void __init plat_irq_setup(void)454{455register_intc_controller(&intc_desc);456}457458void __init plat_mem_setup(void)459{460/* TODO: Register Node 1 */461}462463464