Path: blob/master/arch/sparc/include/asm/atomic_32.h
17356 views
/* atomic.h: These still suck, but the I-cache hit rate is higher.1*2* Copyright (C) 1996 David S. Miller ([email protected])3* Copyright (C) 2000 Anton Blanchard ([email protected])4* Copyright (C) 2007 Kyle McMartin ([email protected])5*6* Additions by Keith M Wesolowski ([email protected]) based7* on asm-parisc/atomic.h Copyright (C) 2000 Philipp Rumpf <[email protected]>.8*/910#ifndef __ARCH_SPARC_ATOMIC__11#define __ARCH_SPARC_ATOMIC__1213#include <linux/types.h>1415#ifdef __KERNEL__1617#include <asm/system.h>1819#define ATOMIC_INIT(i) { (i) }2021extern int __atomic_add_return(int, atomic_t *);22extern int atomic_cmpxchg(atomic_t *, int, int);23#define atomic_xchg(v, new) (xchg(&((v)->counter), new))24extern int atomic_add_unless(atomic_t *, int, int);25extern void atomic_set(atomic_t *, int);2627#define atomic_read(v) (*(volatile int *)&(v)->counter)2829#define atomic_add(i, v) ((void)__atomic_add_return( (int)(i), (v)))30#define atomic_sub(i, v) ((void)__atomic_add_return(-(int)(i), (v)))31#define atomic_inc(v) ((void)__atomic_add_return( 1, (v)))32#define atomic_dec(v) ((void)__atomic_add_return( -1, (v)))3334#define atomic_add_return(i, v) (__atomic_add_return( (int)(i), (v)))35#define atomic_sub_return(i, v) (__atomic_add_return(-(int)(i), (v)))36#define atomic_inc_return(v) (__atomic_add_return( 1, (v)))37#define atomic_dec_return(v) (__atomic_add_return( -1, (v)))3839#define atomic_add_negative(a, v) (atomic_add_return((a), (v)) < 0)4041/*42* atomic_inc_and_test - increment and test43* @v: pointer of type atomic_t44*45* Atomically increments @v by 146* and returns true if the result is zero, or false for all47* other cases.48*/49#define atomic_inc_and_test(v) (atomic_inc_return(v) == 0)5051#define atomic_dec_and_test(v) (atomic_dec_return(v) == 0)52#define atomic_sub_and_test(i, v) (atomic_sub_return(i, v) == 0)5354#define atomic_inc_not_zero(v) atomic_add_unless((v), 1, 0)5556/* This is the old 24-bit implementation. It's still used internally57* by some sparc-specific code, notably the semaphore implementation.58*/59typedef struct { volatile int counter; } atomic24_t;6061#ifndef CONFIG_SMP6263#define ATOMIC24_INIT(i) { (i) }64#define atomic24_read(v) ((v)->counter)65#define atomic24_set(v, i) (((v)->counter) = i)6667#else68/* We do the bulk of the actual work out of line in two common69* routines in assembler, see arch/sparc/lib/atomic.S for the70* "fun" details.71*72* For SMP the trick is you embed the spin lock byte within73* the word, use the low byte so signedness is easily retained74* via a quick arithmetic shift. It looks like this:75*76* ----------------------------------------77* | signed 24-bit counter value | lock | atomic_t78* ----------------------------------------79* 31 8 7 080*/8182#define ATOMIC24_INIT(i) { ((i) << 8) }8384static inline int atomic24_read(const atomic24_t *v)85{86int ret = v->counter;8788while(ret & 0xff)89ret = v->counter;9091return ret >> 8;92}9394#define atomic24_set(v, i) (((v)->counter) = ((i) << 8))95#endif9697static inline int __atomic24_add(int i, atomic24_t *v)98{99register volatile int *ptr asm("g1");100register int increment asm("g2");101register int tmp1 asm("g3");102register int tmp2 asm("g4");103register int tmp3 asm("g7");104105ptr = &v->counter;106increment = i;107108__asm__ __volatile__(109"mov %%o7, %%g4\n\t"110"call ___atomic24_add\n\t"111" add %%o7, 8, %%o7\n"112: "=&r" (increment), "=r" (tmp1), "=r" (tmp2), "=r" (tmp3)113: "0" (increment), "r" (ptr)114: "memory", "cc");115116return increment;117}118119static inline int __atomic24_sub(int i, atomic24_t *v)120{121register volatile int *ptr asm("g1");122register int increment asm("g2");123register int tmp1 asm("g3");124register int tmp2 asm("g4");125register int tmp3 asm("g7");126127ptr = &v->counter;128increment = i;129130__asm__ __volatile__(131"mov %%o7, %%g4\n\t"132"call ___atomic24_sub\n\t"133" add %%o7, 8, %%o7\n"134: "=&r" (increment), "=r" (tmp1), "=r" (tmp2), "=r" (tmp3)135: "0" (increment), "r" (ptr)136: "memory", "cc");137138return increment;139}140141#define atomic24_add(i, v) ((void)__atomic24_add((i), (v)))142#define atomic24_sub(i, v) ((void)__atomic24_sub((i), (v)))143144#define atomic24_dec_return(v) __atomic24_sub(1, (v))145#define atomic24_inc_return(v) __atomic24_add(1, (v))146147#define atomic24_sub_and_test(i, v) (__atomic24_sub((i), (v)) == 0)148#define atomic24_dec_and_test(v) (__atomic24_sub(1, (v)) == 0)149150#define atomic24_inc(v) ((void)__atomic24_add(1, (v)))151#define atomic24_dec(v) ((void)__atomic24_sub(1, (v)))152153#define atomic24_add_negative(i, v) (__atomic24_add((i), (v)) < 0)154155/* Atomic operations are already serializing */156#define smp_mb__before_atomic_dec() barrier()157#define smp_mb__after_atomic_dec() barrier()158#define smp_mb__before_atomic_inc() barrier()159#define smp_mb__after_atomic_inc() barrier()160161#endif /* !(__KERNEL__) */162163#include <asm-generic/atomic-long.h>164#endif /* !(__ARCH_SPARC_ATOMIC__) */165166167