#ifndef _SPARC64_CHAFSR_H1#define _SPARC64_CHAFSR_H23/* Cheetah Asynchronous Fault Status register, ASI=0x4C VA<63:0>=0x0 */45/* Comments indicate which processor variants on which the bit definition6* is valid. Codes are:7* ch --> cheetah8* ch+ --> cheetah plus9* jp --> jalapeno10*/1112/* All bits of this register except M_SYNDROME and E_SYNDROME are13* read, write 1 to clear. M_SYNDROME and E_SYNDROME are read-only.14*/1516/* Software bit set by linux trap handlers to indicate that the trap was17* signalled at %tl >= 1.18*/19#define CHAFSR_TL1 (1UL << 63UL) /* n/a */2021/* Unmapped error from system bus for prefetch queue or22* store queue read operation23*/24#define CHPAFSR_DTO (1UL << 59UL) /* ch+ */2526/* Bus error from system bus for prefetch queue or store queue27* read operation28*/29#define CHPAFSR_DBERR (1UL << 58UL) /* ch+ */3031/* Hardware corrected E-cache Tag ECC error */32#define CHPAFSR_THCE (1UL << 57UL) /* ch+ */33/* System interface protocol error, hw timeout caused */34#define JPAFSR_JETO (1UL << 57UL) /* jp */3536/* SW handled correctable E-cache Tag ECC error */37#define CHPAFSR_TSCE (1UL << 56UL) /* ch+ */38/* Parity error on system snoop results */39#define JPAFSR_SCE (1UL << 56UL) /* jp */4041/* Uncorrectable E-cache Tag ECC error */42#define CHPAFSR_TUE (1UL << 55UL) /* ch+ */43/* System interface protocol error, illegal command detected */44#define JPAFSR_JEIC (1UL << 55UL) /* jp */4546/* Uncorrectable system bus data ECC error due to prefetch47* or store fill request48*/49#define CHPAFSR_DUE (1UL << 54UL) /* ch+ */50/* System interface protocol error, illegal ADTYPE detected */51#define JPAFSR_JEIT (1UL << 54UL) /* jp */5253/* Multiple errors of the same type have occurred. This bit is set when54* an uncorrectable error or a SW correctable error occurs and the status55* bit to report that error is already set. When multiple errors of56* different types are indicated by setting multiple status bits.57*58* This bit is not set if multiple HW corrected errors with the same59* status bit occur, only uncorrectable and SW correctable ones have60* this behavior.61*62* This bit is not set when multiple ECC errors happen within a single63* 64-byte system bus transaction. Only the first ECC error in a 16-byte64* subunit will be logged. All errors in subsequent 16-byte subunits65* from the same 64-byte transaction are ignored.66*/67#define CHAFSR_ME (1UL << 53UL) /* ch,ch+,jp */6869/* Privileged state error has occurred. This is a capture of PSTATE.PRIV70* at the time the error is detected.71*/72#define CHAFSR_PRIV (1UL << 52UL) /* ch,ch+,jp */7374/* The following bits 51 (CHAFSR_PERR) to 33 (CHAFSR_CE) are sticky error75* bits and record the most recently detected errors. Bits accumulate76* errors that have been detected since the last write to clear the bit.77*/7879/* System interface protocol error. The processor asserts its' ERROR80* pin when this event occurs and it also logs a specific cause code81* into a JTAG scannable flop.82*/83#define CHAFSR_PERR (1UL << 51UL) /* ch,ch+,jp */8485/* Internal processor error. The processor asserts its' ERROR86* pin when this event occurs and it also logs a specific cause code87* into a JTAG scannable flop.88*/89#define CHAFSR_IERR (1UL << 50UL) /* ch,ch+,jp */9091/* System request parity error on incoming address */92#define CHAFSR_ISAP (1UL << 49UL) /* ch,ch+,jp */9394/* HW Corrected system bus MTAG ECC error */95#define CHAFSR_EMC (1UL << 48UL) /* ch,ch+ */96/* Parity error on L2 cache tag SRAM */97#define JPAFSR_ETP (1UL << 48UL) /* jp */9899/* Uncorrectable system bus MTAG ECC error */100#define CHAFSR_EMU (1UL << 47UL) /* ch,ch+ */101/* Out of range memory error has occurred */102#define JPAFSR_OM (1UL << 47UL) /* jp */103104/* HW Corrected system bus data ECC error for read of interrupt vector */105#define CHAFSR_IVC (1UL << 46UL) /* ch,ch+ */106/* Error due to unsupported store */107#define JPAFSR_UMS (1UL << 46UL) /* jp */108109/* Uncorrectable system bus data ECC error for read of interrupt vector */110#define CHAFSR_IVU (1UL << 45UL) /* ch,ch+,jp */111112/* Unmapped error from system bus */113#define CHAFSR_TO (1UL << 44UL) /* ch,ch+,jp */114115/* Bus error response from system bus */116#define CHAFSR_BERR (1UL << 43UL) /* ch,ch+,jp */117118/* SW Correctable E-cache ECC error for instruction fetch or data access119* other than block load.120*/121#define CHAFSR_UCC (1UL << 42UL) /* ch,ch+,jp */122123/* Uncorrectable E-cache ECC error for instruction fetch or data access124* other than block load.125*/126#define CHAFSR_UCU (1UL << 41UL) /* ch,ch+,jp */127128/* Copyout HW Corrected ECC error */129#define CHAFSR_CPC (1UL << 40UL) /* ch,ch+,jp */130131/* Copyout Uncorrectable ECC error */132#define CHAFSR_CPU (1UL << 39UL) /* ch,ch+,jp */133134/* HW Corrected ECC error from E-cache for writeback */135#define CHAFSR_WDC (1UL << 38UL) /* ch,ch+,jp */136137/* Uncorrectable ECC error from E-cache for writeback */138#define CHAFSR_WDU (1UL << 37UL) /* ch,ch+,jp */139140/* HW Corrected ECC error from E-cache for store merge or block load */141#define CHAFSR_EDC (1UL << 36UL) /* ch,ch+,jp */142143/* Uncorrectable ECC error from E-cache for store merge or block load */144#define CHAFSR_EDU (1UL << 35UL) /* ch,ch+,jp */145146/* Uncorrectable system bus data ECC error for read of memory or I/O */147#define CHAFSR_UE (1UL << 34UL) /* ch,ch+,jp */148149/* HW Corrected system bus data ECC error for read of memory or I/O */150#define CHAFSR_CE (1UL << 33UL) /* ch,ch+,jp */151152/* Uncorrectable ECC error from remote cache/memory */153#define JPAFSR_RUE (1UL << 32UL) /* jp */154155/* Correctable ECC error from remote cache/memory */156#define JPAFSR_RCE (1UL << 31UL) /* jp */157158/* JBUS parity error on returned read data */159#define JPAFSR_BP (1UL << 30UL) /* jp */160161/* JBUS parity error on data for writeback or block store */162#define JPAFSR_WBP (1UL << 29UL) /* jp */163164/* Foreign read to DRAM incurring correctable ECC error */165#define JPAFSR_FRC (1UL << 28UL) /* jp */166167/* Foreign read to DRAM incurring uncorrectable ECC error */168#define JPAFSR_FRU (1UL << 27UL) /* jp */169170#define CHAFSR_ERRORS (CHAFSR_PERR | CHAFSR_IERR | CHAFSR_ISAP | CHAFSR_EMC | \171CHAFSR_EMU | CHAFSR_IVC | CHAFSR_IVU | CHAFSR_TO | \172CHAFSR_BERR | CHAFSR_UCC | CHAFSR_UCU | CHAFSR_CPC | \173CHAFSR_CPU | CHAFSR_WDC | CHAFSR_WDU | CHAFSR_EDC | \174CHAFSR_EDU | CHAFSR_UE | CHAFSR_CE)175#define CHPAFSR_ERRORS (CHPAFSR_DTO | CHPAFSR_DBERR | CHPAFSR_THCE | \176CHPAFSR_TSCE | CHPAFSR_TUE | CHPAFSR_DUE | \177CHAFSR_PERR | CHAFSR_IERR | CHAFSR_ISAP | CHAFSR_EMC | \178CHAFSR_EMU | CHAFSR_IVC | CHAFSR_IVU | CHAFSR_TO | \179CHAFSR_BERR | CHAFSR_UCC | CHAFSR_UCU | CHAFSR_CPC | \180CHAFSR_CPU | CHAFSR_WDC | CHAFSR_WDU | CHAFSR_EDC | \181CHAFSR_EDU | CHAFSR_UE | CHAFSR_CE)182#define JPAFSR_ERRORS (JPAFSR_JETO | JPAFSR_SCE | JPAFSR_JEIC | \183JPAFSR_JEIT | CHAFSR_PERR | CHAFSR_IERR | \184CHAFSR_ISAP | JPAFSR_ETP | JPAFSR_OM | \185JPAFSR_UMS | CHAFSR_IVU | CHAFSR_TO | \186CHAFSR_BERR | CHAFSR_UCC | CHAFSR_UCU | \187CHAFSR_CPC | CHAFSR_CPU | CHAFSR_WDC | \188CHAFSR_WDU | CHAFSR_EDC | CHAFSR_EDU | \189CHAFSR_UE | CHAFSR_CE | JPAFSR_RUE | \190JPAFSR_RCE | JPAFSR_BP | JPAFSR_WBP | \191JPAFSR_FRC | JPAFSR_FRU)192193/* Active JBUS request signal when error occurred */194#define JPAFSR_JBREQ (0x7UL << 24UL) /* jp */195#define JPAFSR_JBREQ_SHIFT 24UL196197/* L2 cache way information */198#define JPAFSR_ETW (0x3UL << 22UL) /* jp */199#define JPAFSR_ETW_SHIFT 22UL200201/* System bus MTAG ECC syndrome. This field captures the status of the202* first occurrence of the highest-priority error according to the M_SYND203* overwrite policy. After the AFSR sticky bit, corresponding to the error204* for which the M_SYND is reported, is cleared, the contents of the M_SYND205* field will be unchanged by will be unfrozen for further error capture.206*/207#define CHAFSR_M_SYNDROME (0xfUL << 16UL) /* ch,ch+,jp */208#define CHAFSR_M_SYNDROME_SHIFT 16UL209210/* Agenid Id of the foreign device causing the UE/CE errors */211#define JPAFSR_AID (0x1fUL << 9UL) /* jp */212#define JPAFSR_AID_SHIFT 9UL213214/* System bus or E-cache data ECC syndrome. This field captures the status215* of the first occurrence of the highest-priority error according to the216* E_SYND overwrite policy. After the AFSR sticky bit, corresponding to the217* error for which the E_SYND is reported, is cleare, the contents of the E_SYND218* field will be unchanged but will be unfrozen for further error capture.219*/220#define CHAFSR_E_SYNDROME (0x1ffUL << 0UL) /* ch,ch+,jp */221#define CHAFSR_E_SYNDROME_SHIFT 0UL222223/* The AFSR must be explicitly cleared by software, it is not cleared automatically224* by a read. Writes to bits <51:33> with bits set will clear the corresponding225* bits in the AFSR. Bits associated with disrupting traps must be cleared before226* interrupts are re-enabled to prevent multiple traps for the same error. I.e.227* PSTATE.IE and AFSR bits control delivery of disrupting traps.228*229* Since there is only one AFAR, when multiple events have been logged by the230* bits in the AFSR, at most one of these events will have its status captured231* in the AFAR. The highest priority of those event bits will get AFAR logging.232* The AFAR will be unlocked and available to capture the address of another event233* as soon as the one bit in AFSR that corresponds to the event logged in AFAR is234* cleared. For example, if AFSR.CE is detected, then AFSR.UE (which overwrites235* the AFAR), and AFSR.UE is cleared by not AFSR.CE, then the AFAR will be unlocked236* and ready for another event, even though AFSR.CE is still set. The same rules237* also apply to the M_SYNDROME and E_SYNDROME fields of the AFSR.238*/239240#endif /* _SPARC64_CHAFSR_H */241242243