Path: blob/master/arch/x86/include/asm/cpufeature.h
10821 views
/*1* Defines x86 CPU feature bits2*/3#ifndef _ASM_X86_CPUFEATURE_H4#define _ASM_X86_CPUFEATURE_H56#include <asm/required-features.h>78#define NCAPINTS 10 /* N 32-bit words worth of info */910/*11* Note: If the comment begins with a quoted string, that string is used12* in /proc/cpuinfo instead of the macro name. If the string is "",13* this feature bit is not displayed in /proc/cpuinfo at all.14*/1516/* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */17#define X86_FEATURE_FPU (0*32+ 0) /* Onboard FPU */18#define X86_FEATURE_VME (0*32+ 1) /* Virtual Mode Extensions */19#define X86_FEATURE_DE (0*32+ 2) /* Debugging Extensions */20#define X86_FEATURE_PSE (0*32+ 3) /* Page Size Extensions */21#define X86_FEATURE_TSC (0*32+ 4) /* Time Stamp Counter */22#define X86_FEATURE_MSR (0*32+ 5) /* Model-Specific Registers */23#define X86_FEATURE_PAE (0*32+ 6) /* Physical Address Extensions */24#define X86_FEATURE_MCE (0*32+ 7) /* Machine Check Exception */25#define X86_FEATURE_CX8 (0*32+ 8) /* CMPXCHG8 instruction */26#define X86_FEATURE_APIC (0*32+ 9) /* Onboard APIC */27#define X86_FEATURE_SEP (0*32+11) /* SYSENTER/SYSEXIT */28#define X86_FEATURE_MTRR (0*32+12) /* Memory Type Range Registers */29#define X86_FEATURE_PGE (0*32+13) /* Page Global Enable */30#define X86_FEATURE_MCA (0*32+14) /* Machine Check Architecture */31#define X86_FEATURE_CMOV (0*32+15) /* CMOV instructions */32/* (plus FCMOVcc, FCOMI with FPU) */33#define X86_FEATURE_PAT (0*32+16) /* Page Attribute Table */34#define X86_FEATURE_PSE36 (0*32+17) /* 36-bit PSEs */35#define X86_FEATURE_PN (0*32+18) /* Processor serial number */36#define X86_FEATURE_CLFLSH (0*32+19) /* "clflush" CLFLUSH instruction */37#define X86_FEATURE_DS (0*32+21) /* "dts" Debug Store */38#define X86_FEATURE_ACPI (0*32+22) /* ACPI via MSR */39#define X86_FEATURE_MMX (0*32+23) /* Multimedia Extensions */40#define X86_FEATURE_FXSR (0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */41#define X86_FEATURE_XMM (0*32+25) /* "sse" */42#define X86_FEATURE_XMM2 (0*32+26) /* "sse2" */43#define X86_FEATURE_SELFSNOOP (0*32+27) /* "ss" CPU self snoop */44#define X86_FEATURE_HT (0*32+28) /* Hyper-Threading */45#define X86_FEATURE_ACC (0*32+29) /* "tm" Automatic clock control */46#define X86_FEATURE_IA64 (0*32+30) /* IA-64 processor */47#define X86_FEATURE_PBE (0*32+31) /* Pending Break Enable */4849/* AMD-defined CPU features, CPUID level 0x80000001, word 1 */50/* Don't duplicate feature flags which are redundant with Intel! */51#define X86_FEATURE_SYSCALL (1*32+11) /* SYSCALL/SYSRET */52#define X86_FEATURE_MP (1*32+19) /* MP Capable. */53#define X86_FEATURE_NX (1*32+20) /* Execute Disable */54#define X86_FEATURE_MMXEXT (1*32+22) /* AMD MMX extensions */55#define X86_FEATURE_FXSR_OPT (1*32+25) /* FXSAVE/FXRSTOR optimizations */56#define X86_FEATURE_GBPAGES (1*32+26) /* "pdpe1gb" GB pages */57#define X86_FEATURE_RDTSCP (1*32+27) /* RDTSCP */58#define X86_FEATURE_LM (1*32+29) /* Long Mode (x86-64) */59#define X86_FEATURE_3DNOWEXT (1*32+30) /* AMD 3DNow! extensions */60#define X86_FEATURE_3DNOW (1*32+31) /* 3DNow! */6162/* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */63#define X86_FEATURE_RECOVERY (2*32+ 0) /* CPU in recovery mode */64#define X86_FEATURE_LONGRUN (2*32+ 1) /* Longrun power control */65#define X86_FEATURE_LRTI (2*32+ 3) /* LongRun table interface */6667/* Other features, Linux-defined mapping, word 3 */68/* This range is used for feature bits which conflict or are synthesized */69#define X86_FEATURE_CXMMX (3*32+ 0) /* Cyrix MMX extensions */70#define X86_FEATURE_K6_MTRR (3*32+ 1) /* AMD K6 nonstandard MTRRs */71#define X86_FEATURE_CYRIX_ARR (3*32+ 2) /* Cyrix ARRs (= MTRRs) */72#define X86_FEATURE_CENTAUR_MCR (3*32+ 3) /* Centaur MCRs (= MTRRs) */73/* cpu types for specific tunings: */74#define X86_FEATURE_K8 (3*32+ 4) /* "" Opteron, Athlon64 */75#define X86_FEATURE_K7 (3*32+ 5) /* "" Athlon */76#define X86_FEATURE_P3 (3*32+ 6) /* "" P3 */77#define X86_FEATURE_P4 (3*32+ 7) /* "" P4 */78#define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */79#define X86_FEATURE_UP (3*32+ 9) /* smp kernel running on up */80#define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* "" FXSAVE leaks FOP/FIP/FOP */81#define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */82#define X86_FEATURE_PEBS (3*32+12) /* Precise-Event Based Sampling */83#define X86_FEATURE_BTS (3*32+13) /* Branch Trace Store */84#define X86_FEATURE_SYSCALL32 (3*32+14) /* "" syscall in ia32 userspace */85#define X86_FEATURE_SYSENTER32 (3*32+15) /* "" sysenter in ia32 userspace */86#define X86_FEATURE_REP_GOOD (3*32+16) /* rep microcode works well */87#define X86_FEATURE_MFENCE_RDTSC (3*32+17) /* "" Mfence synchronizes RDTSC */88#define X86_FEATURE_LFENCE_RDTSC (3*32+18) /* "" Lfence synchronizes RDTSC */89#define X86_FEATURE_11AP (3*32+19) /* "" Bad local APIC aka 11AP */90#define X86_FEATURE_NOPL (3*32+20) /* The NOPL (0F 1F) instructions */91/* 21 available, was AMD_C1E */92#define X86_FEATURE_XTOPOLOGY (3*32+22) /* cpu topology enum extensions */93#define X86_FEATURE_TSC_RELIABLE (3*32+23) /* TSC is known to be reliable */94#define X86_FEATURE_NONSTOP_TSC (3*32+24) /* TSC does not stop in C states */95#define X86_FEATURE_CLFLUSH_MONITOR (3*32+25) /* "" clflush reqd with monitor */96#define X86_FEATURE_EXTD_APICID (3*32+26) /* has extended APICID (8 bits) */97#define X86_FEATURE_AMD_DCM (3*32+27) /* multi-node processor */98#define X86_FEATURE_APERFMPERF (3*32+28) /* APERFMPERF */99100/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */101#define X86_FEATURE_XMM3 (4*32+ 0) /* "pni" SSE-3 */102#define X86_FEATURE_PCLMULQDQ (4*32+ 1) /* PCLMULQDQ instruction */103#define X86_FEATURE_DTES64 (4*32+ 2) /* 64-bit Debug Store */104#define X86_FEATURE_MWAIT (4*32+ 3) /* "monitor" Monitor/Mwait support */105#define X86_FEATURE_DSCPL (4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */106#define X86_FEATURE_VMX (4*32+ 5) /* Hardware virtualization */107#define X86_FEATURE_SMX (4*32+ 6) /* Safer mode */108#define X86_FEATURE_EST (4*32+ 7) /* Enhanced SpeedStep */109#define X86_FEATURE_TM2 (4*32+ 8) /* Thermal Monitor 2 */110#define X86_FEATURE_SSSE3 (4*32+ 9) /* Supplemental SSE-3 */111#define X86_FEATURE_CID (4*32+10) /* Context ID */112#define X86_FEATURE_FMA (4*32+12) /* Fused multiply-add */113#define X86_FEATURE_CX16 (4*32+13) /* CMPXCHG16B */114#define X86_FEATURE_XTPR (4*32+14) /* Send Task Priority Messages */115#define X86_FEATURE_PDCM (4*32+15) /* Performance Capabilities */116#define X86_FEATURE_DCA (4*32+18) /* Direct Cache Access */117#define X86_FEATURE_XMM4_1 (4*32+19) /* "sse4_1" SSE-4.1 */118#define X86_FEATURE_XMM4_2 (4*32+20) /* "sse4_2" SSE-4.2 */119#define X86_FEATURE_X2APIC (4*32+21) /* x2APIC */120#define X86_FEATURE_MOVBE (4*32+22) /* MOVBE instruction */121#define X86_FEATURE_POPCNT (4*32+23) /* POPCNT instruction */122#define X86_FEATURE_AES (4*32+25) /* AES instructions */123#define X86_FEATURE_XSAVE (4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */124#define X86_FEATURE_OSXSAVE (4*32+27) /* "" XSAVE enabled in the OS */125#define X86_FEATURE_AVX (4*32+28) /* Advanced Vector Extensions */126#define X86_FEATURE_F16C (4*32+29) /* 16-bit fp conversions */127#define X86_FEATURE_RDRAND (4*32+30) /* The RDRAND instruction */128#define X86_FEATURE_HYPERVISOR (4*32+31) /* Running on a hypervisor */129130/* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */131#define X86_FEATURE_XSTORE (5*32+ 2) /* "rng" RNG present (xstore) */132#define X86_FEATURE_XSTORE_EN (5*32+ 3) /* "rng_en" RNG enabled */133#define X86_FEATURE_XCRYPT (5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */134#define X86_FEATURE_XCRYPT_EN (5*32+ 7) /* "ace_en" on-CPU crypto enabled */135#define X86_FEATURE_ACE2 (5*32+ 8) /* Advanced Cryptography Engine v2 */136#define X86_FEATURE_ACE2_EN (5*32+ 9) /* ACE v2 enabled */137#define X86_FEATURE_PHE (5*32+10) /* PadLock Hash Engine */138#define X86_FEATURE_PHE_EN (5*32+11) /* PHE enabled */139#define X86_FEATURE_PMM (5*32+12) /* PadLock Montgomery Multiplier */140#define X86_FEATURE_PMM_EN (5*32+13) /* PMM enabled */141142/* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */143#define X86_FEATURE_LAHF_LM (6*32+ 0) /* LAHF/SAHF in long mode */144#define X86_FEATURE_CMP_LEGACY (6*32+ 1) /* If yes HyperThreading not valid */145#define X86_FEATURE_SVM (6*32+ 2) /* Secure virtual machine */146#define X86_FEATURE_EXTAPIC (6*32+ 3) /* Extended APIC space */147#define X86_FEATURE_CR8_LEGACY (6*32+ 4) /* CR8 in 32-bit mode */148#define X86_FEATURE_ABM (6*32+ 5) /* Advanced bit manipulation */149#define X86_FEATURE_SSE4A (6*32+ 6) /* SSE-4A */150#define X86_FEATURE_MISALIGNSSE (6*32+ 7) /* Misaligned SSE mode */151#define X86_FEATURE_3DNOWPREFETCH (6*32+ 8) /* 3DNow prefetch instructions */152#define X86_FEATURE_OSVW (6*32+ 9) /* OS Visible Workaround */153#define X86_FEATURE_IBS (6*32+10) /* Instruction Based Sampling */154#define X86_FEATURE_XOP (6*32+11) /* extended AVX instructions */155#define X86_FEATURE_SKINIT (6*32+12) /* SKINIT/STGI instructions */156#define X86_FEATURE_WDT (6*32+13) /* Watchdog timer */157#define X86_FEATURE_LWP (6*32+15) /* Light Weight Profiling */158#define X86_FEATURE_FMA4 (6*32+16) /* 4 operands MAC instructions */159#define X86_FEATURE_NODEID_MSR (6*32+19) /* NodeId MSR */160#define X86_FEATURE_TBM (6*32+21) /* trailing bit manipulations */161#define X86_FEATURE_TOPOEXT (6*32+22) /* topology extensions CPUID leafs */162#define X86_FEATURE_PERFCTR_CORE (6*32+23) /* core performance counter extensions */163164/*165* Auxiliary flags: Linux defined - For features scattered in various166* CPUID levels like 0x6, 0xA etc, word 7167*/168#define X86_FEATURE_IDA (7*32+ 0) /* Intel Dynamic Acceleration */169#define X86_FEATURE_ARAT (7*32+ 1) /* Always Running APIC Timer */170#define X86_FEATURE_CPB (7*32+ 2) /* AMD Core Performance Boost */171#define X86_FEATURE_EPB (7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */172#define X86_FEATURE_XSAVEOPT (7*32+ 4) /* Optimized Xsave */173#define X86_FEATURE_PLN (7*32+ 5) /* Intel Power Limit Notification */174#define X86_FEATURE_PTS (7*32+ 6) /* Intel Package Thermal Status */175#define X86_FEATURE_DTS (7*32+ 7) /* Digital Thermal Sensor */176177/* Virtualization flags: Linux defined, word 8 */178#define X86_FEATURE_TPR_SHADOW (8*32+ 0) /* Intel TPR Shadow */179#define X86_FEATURE_VNMI (8*32+ 1) /* Intel Virtual NMI */180#define X86_FEATURE_FLEXPRIORITY (8*32+ 2) /* Intel FlexPriority */181#define X86_FEATURE_EPT (8*32+ 3) /* Intel Extended Page Table */182#define X86_FEATURE_VPID (8*32+ 4) /* Intel Virtual Processor ID */183#define X86_FEATURE_NPT (8*32+ 5) /* AMD Nested Page Table support */184#define X86_FEATURE_LBRV (8*32+ 6) /* AMD LBR Virtualization support */185#define X86_FEATURE_SVML (8*32+ 7) /* "svm_lock" AMD SVM locking MSR */186#define X86_FEATURE_NRIPS (8*32+ 8) /* "nrip_save" AMD SVM next_rip save */187#define X86_FEATURE_TSCRATEMSR (8*32+ 9) /* "tsc_scale" AMD TSC scaling support */188#define X86_FEATURE_VMCBCLEAN (8*32+10) /* "vmcb_clean" AMD VMCB clean bits support */189#define X86_FEATURE_FLUSHBYASID (8*32+11) /* AMD flush-by-ASID support */190#define X86_FEATURE_DECODEASSISTS (8*32+12) /* AMD Decode Assists support */191#define X86_FEATURE_PAUSEFILTER (8*32+13) /* AMD filtered pause intercept */192#define X86_FEATURE_PFTHRESHOLD (8*32+14) /* AMD pause filter threshold */193194195/* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */196#define X86_FEATURE_FSGSBASE (9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/197#define X86_FEATURE_SMEP (9*32+ 7) /* Supervisor Mode Execution Protection */198#define X86_FEATURE_ERMS (9*32+ 9) /* Enhanced REP MOVSB/STOSB */199200#if defined(__KERNEL__) && !defined(__ASSEMBLY__)201202#include <asm/asm.h>203#include <linux/bitops.h>204205extern const char * const x86_cap_flags[NCAPINTS*32];206extern const char * const x86_power_flags[32];207208#define test_cpu_cap(c, bit) \209test_bit(bit, (unsigned long *)((c)->x86_capability))210211#define REQUIRED_MASK_BIT_SET(bit) \212( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) || \213(((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) || \214(((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) || \215(((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) || \216(((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) || \217(((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) || \218(((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) || \219(((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) || \220(((bit)>>5)==8 && (1UL<<((bit)&31) & REQUIRED_MASK8)) || \221(((bit)>>5)==9 && (1UL<<((bit)&31) & REQUIRED_MASK9)) )222223#define cpu_has(c, bit) \224(__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \225test_cpu_cap(c, bit))226227#define this_cpu_has(bit) \228(__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \229x86_this_cpu_test_bit(bit, (unsigned long *)&cpu_info.x86_capability))230231#define boot_cpu_has(bit) cpu_has(&boot_cpu_data, bit)232233#define set_cpu_cap(c, bit) set_bit(bit, (unsigned long *)((c)->x86_capability))234#define clear_cpu_cap(c, bit) clear_bit(bit, (unsigned long *)((c)->x86_capability))235#define setup_clear_cpu_cap(bit) do { \236clear_cpu_cap(&boot_cpu_data, bit); \237set_bit(bit, (unsigned long *)cpu_caps_cleared); \238} while (0)239#define setup_force_cpu_cap(bit) do { \240set_cpu_cap(&boot_cpu_data, bit); \241set_bit(bit, (unsigned long *)cpu_caps_set); \242} while (0)243244#define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU)245#define cpu_has_vme boot_cpu_has(X86_FEATURE_VME)246#define cpu_has_de boot_cpu_has(X86_FEATURE_DE)247#define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE)248#define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC)249#define cpu_has_pae boot_cpu_has(X86_FEATURE_PAE)250#define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE)251#define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC)252#define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP)253#define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR)254#define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX)255#define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR)256#define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM)257#define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2)258#define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3)259#define cpu_has_aes boot_cpu_has(X86_FEATURE_AES)260#define cpu_has_ht boot_cpu_has(X86_FEATURE_HT)261#define cpu_has_mp boot_cpu_has(X86_FEATURE_MP)262#define cpu_has_nx boot_cpu_has(X86_FEATURE_NX)263#define cpu_has_k6_mtrr boot_cpu_has(X86_FEATURE_K6_MTRR)264#define cpu_has_cyrix_arr boot_cpu_has(X86_FEATURE_CYRIX_ARR)265#define cpu_has_centaur_mcr boot_cpu_has(X86_FEATURE_CENTAUR_MCR)266#define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE)267#define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN)268#define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT)269#define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN)270#define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2)271#define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN)272#define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE)273#define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN)274#define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM)275#define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN)276#define cpu_has_ds boot_cpu_has(X86_FEATURE_DS)277#define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS)278#define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLSH)279#define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS)280#define cpu_has_gbpages boot_cpu_has(X86_FEATURE_GBPAGES)281#define cpu_has_arch_perfmon boot_cpu_has(X86_FEATURE_ARCH_PERFMON)282#define cpu_has_pat boot_cpu_has(X86_FEATURE_PAT)283#define cpu_has_xmm4_1 boot_cpu_has(X86_FEATURE_XMM4_1)284#define cpu_has_xmm4_2 boot_cpu_has(X86_FEATURE_XMM4_2)285#define cpu_has_x2apic boot_cpu_has(X86_FEATURE_X2APIC)286#define cpu_has_xsave boot_cpu_has(X86_FEATURE_XSAVE)287#define cpu_has_hypervisor boot_cpu_has(X86_FEATURE_HYPERVISOR)288#define cpu_has_pclmulqdq boot_cpu_has(X86_FEATURE_PCLMULQDQ)289#define cpu_has_perfctr_core boot_cpu_has(X86_FEATURE_PERFCTR_CORE)290291#if defined(CONFIG_X86_INVLPG) || defined(CONFIG_X86_64)292# define cpu_has_invlpg 1293#else294# define cpu_has_invlpg (boot_cpu_data.x86 > 3)295#endif296297#ifdef CONFIG_X86_64298299#undef cpu_has_vme300#define cpu_has_vme 0301302#undef cpu_has_pae303#define cpu_has_pae ___BUG___304305#undef cpu_has_mp306#define cpu_has_mp 1307308#undef cpu_has_k6_mtrr309#define cpu_has_k6_mtrr 0310311#undef cpu_has_cyrix_arr312#define cpu_has_cyrix_arr 0313314#undef cpu_has_centaur_mcr315#define cpu_has_centaur_mcr 0316317#endif /* CONFIG_X86_64 */318319#if __GNUC__ >= 4320/*321* Static testing of CPU features. Used the same as boot_cpu_has().322* These are only valid after alternatives have run, but will statically323* patch the target code for additional performance.324*325*/326static __always_inline __pure bool __static_cpu_has(u16 bit)327{328#if __GNUC__ > 4 || __GNUC_MINOR__ >= 5329asm goto("1: jmp %l[t_no]\n"330"2:\n"331".section .altinstructions,\"a\"\n"332_ASM_ALIGN "\n"333_ASM_PTR "1b\n"334_ASM_PTR "0\n" /* no replacement */335" .word %P0\n" /* feature bit */336" .byte 2b - 1b\n" /* source len */337" .byte 0\n" /* replacement len */338".previous\n"339/* skipping size check since replacement size = 0 */340: : "i" (bit) : : t_no);341return true;342t_no:343return false;344#else345u8 flag;346/* Open-coded due to __stringify() in ALTERNATIVE() */347asm volatile("1: movb $0,%0\n"348"2:\n"349".section .altinstructions,\"a\"\n"350_ASM_ALIGN "\n"351_ASM_PTR "1b\n"352_ASM_PTR "3f\n"353" .word %P1\n" /* feature bit */354" .byte 2b - 1b\n" /* source len */355" .byte 4f - 3f\n" /* replacement len */356".previous\n"357".section .discard,\"aw\",@progbits\n"358" .byte 0xff + (4f-3f) - (2b-1b)\n" /* size check */359".previous\n"360".section .altinstr_replacement,\"ax\"\n"361"3: movb $1,%0\n"362"4:\n"363".previous\n"364: "=qm" (flag) : "i" (bit));365return flag;366#endif367}368369#define static_cpu_has(bit) \370( \371__builtin_constant_p(boot_cpu_has(bit)) ? \372boot_cpu_has(bit) : \373__builtin_constant_p(bit) ? \374__static_cpu_has(bit) : \375boot_cpu_has(bit) \376)377#else378/*379* gcc 3.x is too stupid to do the static test; fall back to dynamic.380*/381#define static_cpu_has(bit) boot_cpu_has(bit)382#endif383384#endif /* defined(__KERNEL__) && !defined(__ASSEMBLY__) */385386#endif /* _ASM_X86_CPUFEATURE_H */387388389