Path: blob/master/arch/xtensa/include/asm/cacheasm.h
15126 views
/*1* include/asm-xtensa/cacheasm.h2*3* This file is subject to the terms and conditions of the GNU General Public4* License. See the file "COPYING" in the main directory of this archive5* for more details.6*7* Copyright (C) 2006 Tensilica Inc.8*/910#include <asm/cache.h>11#include <asm/asmmacro.h>12#include <linux/stringify.h>1314/*15* Define cache functions as macros here so that they can be used16* by the kernel and boot loader. We should consider moving them to a17* library that can be linked by both.18*19* Locking20*21* ___unlock_dcache_all22* ___unlock_icache_all23*24* Flush and invaldating25*26* ___flush_invalidate_dcache_{all|range|page}27* ___flush_dcache_{all|range|page}28* ___invalidate_dcache_{all|range|page}29* ___invalidate_icache_{all|range|page}30*31*/3233.macro __loop_cache_all ar at insn size line_width3435movi \ar, 03637__loopi \ar, \at, \size, (4 << (\line_width))38\insn \ar, 0 << (\line_width)39\insn \ar, 1 << (\line_width)40\insn \ar, 2 << (\line_width)41\insn \ar, 3 << (\line_width)42__endla \ar, \at, 4 << (\line_width)4344.endm454647.macro __loop_cache_range ar as at insn line_width4849extui \at, \ar, 0, \line_width50add \as, \as, \at5152__loops \ar, \as, \at, \line_width53\insn \ar, 054__endla \ar, \at, (1 << (\line_width))5556.endm575859.macro __loop_cache_page ar at insn line_width6061__loopi \ar, \at, PAGE_SIZE, 4 << (\line_width)62\insn \ar, 0 << (\line_width)63\insn \ar, 1 << (\line_width)64\insn \ar, 2 << (\line_width)65\insn \ar, 3 << (\line_width)66__endla \ar, \at, 4 << (\line_width)6768.endm697071#if XCHAL_DCACHE_LINE_LOCKABLE7273.macro ___unlock_dcache_all ar at7475__loop_cache_all \ar \at diu XCHAL_DCACHE_SIZE XCHAL_DCACHE_LINEWIDTH7677.endm7879#endif8081#if XCHAL_ICACHE_LINE_LOCKABLE8283.macro ___unlock_icache_all ar at8485__loop_cache_all \ar \at iiu XCHAL_ICACHE_SIZE XCHAL_ICACHE_LINEWIDTH8687.endm88#endif8990.macro ___flush_invalidate_dcache_all ar at9192__loop_cache_all \ar \at diwbi XCHAL_DCACHE_SIZE XCHAL_DCACHE_LINEWIDTH9394.endm959697.macro ___flush_dcache_all ar at9899__loop_cache_all \ar \at diwb XCHAL_DCACHE_SIZE XCHAL_DCACHE_LINEWIDTH100101.endm102103104.macro ___invalidate_dcache_all ar at105106__loop_cache_all \ar \at dii __stringify(DCACHE_WAY_SIZE) \107XCHAL_DCACHE_LINEWIDTH108109.endm110111112.macro ___invalidate_icache_all ar at113114__loop_cache_all \ar \at iii __stringify(ICACHE_WAY_SIZE) \115XCHAL_ICACHE_LINEWIDTH116117.endm118119120121.macro ___flush_invalidate_dcache_range ar as at122123__loop_cache_range \ar \as \at dhwbi XCHAL_DCACHE_LINEWIDTH124125.endm126127128.macro ___flush_dcache_range ar as at129130__loop_cache_range \ar \as \at dhwb XCHAL_DCACHE_LINEWIDTH131132.endm133134135.macro ___invalidate_dcache_range ar as at136137__loop_cache_range \ar \as \at dhi XCHAL_DCACHE_LINEWIDTH138139.endm140141142.macro ___invalidate_icache_range ar as at143144__loop_cache_range \ar \as \at ihi XCHAL_ICACHE_LINEWIDTH145146.endm147148149150.macro ___flush_invalidate_dcache_page ar as151152__loop_cache_page \ar \as dhwbi XCHAL_DCACHE_LINEWIDTH153154.endm155156157.macro ___flush_dcache_page ar as158159__loop_cache_page \ar \as dhwb XCHAL_DCACHE_LINEWIDTH160161.endm162163164.macro ___invalidate_dcache_page ar as165166__loop_cache_page \ar \as dhi XCHAL_DCACHE_LINEWIDTH167168.endm169170171.macro ___invalidate_icache_page ar as172173__loop_cache_page \ar \as ihi XCHAL_ICACHE_LINEWIDTH174175.endm176177178179