/* drivers/atm/zatm.h - ZeitNet ZN122x device driver declarations */12/* Written 1995-1998 by Werner Almesberger, EPFL LRC/ICA */345#ifndef DRIVER_ATM_ZATM_H6#define DRIVER_ATM_ZATM_H78#include <linux/skbuff.h>9#include <linux/atm.h>10#include <linux/atmdev.h>11#include <linux/sonet.h>12#include <linux/pci.h>131415#define DEV_LABEL "zatm"1617#define MAX_AAL5_PDU 10240 /* allocate for AAL5 PDUs of this size */18#define MAX_RX_SIZE_LD 14 /* ceil(log2((MAX_AAL5_PDU+47)/48)) */1920#define LOW_MARK 12 /* start adding new buffers if less than 12 */21#define HIGH_MARK 30 /* stop adding buffers after reaching 30 */22#define OFF_CNG_THRES 5 /* threshold for offset changes */2324#define RX_SIZE 2 /* RX lookup entry size (in bytes) */25#define NR_POOLS 32 /* number of free buffer pointers */26#define POOL_SIZE 8 /* buffer entry size (in bytes) */27#define NR_SHAPERS 16 /* number of shapers */28#define SHAPER_SIZE 4 /* shaper entry size (in bytes) */29#define VC_SIZE 32 /* VC dsc (TX or RX) size (in bytes) */3031#define RING_ENTRIES 32 /* ring entries (without back pointer) */32#define RING_WORDS 4 /* ring element size */33#define RING_SIZE (sizeof(unsigned long)*(RING_ENTRIES+1)*RING_WORDS)3435#define NR_MBX 4 /* four mailboxes */36#define MBX_RX_0 0 /* mailbox indices */37#define MBX_RX_1 138#define MBX_TX_0 239#define MBX_TX_1 34041struct zatm_vcc {42/*-------------------------------- RX part */43int rx_chan; /* RX channel, 0 if none */44int pool; /* free buffer pool */45/*-------------------------------- TX part */46int tx_chan; /* TX channel, 0 if none */47int shaper; /* shaper, <0 if none */48struct sk_buff_head tx_queue; /* list of buffers in transit */49wait_queue_head_t tx_wait; /* for close */50u32 *ring; /* transmit ring */51int ring_curr; /* current write position */52int txing; /* number of transmits in progress */53struct sk_buff_head backlog; /* list of buffers waiting for ring */54};5556struct zatm_dev {57/*-------------------------------- TX part */58int tx_bw; /* remaining bandwidth */59u32 free_shapers; /* bit set */60int ubr; /* UBR shaper; -1 if none */61int ubr_ref_cnt; /* number of VCs using UBR shaper */62/*-------------------------------- RX part */63int pool_ref[NR_POOLS]; /* free buffer pool usage counters */64volatile struct sk_buff *last_free[NR_POOLS];65/* last entry in respective pool */66struct sk_buff_head pool[NR_POOLS];/* free buffer pools */67struct zatm_pool_info pool_info[NR_POOLS]; /* pool information */68/*-------------------------------- maps */69struct atm_vcc **tx_map; /* TX VCCs */70struct atm_vcc **rx_map; /* RX VCCs */71int chans; /* map size, must be 2^n */72/*-------------------------------- mailboxes */73unsigned long mbx_start[NR_MBX];/* start addresses */74dma_addr_t mbx_dma[NR_MBX];75u16 mbx_end[NR_MBX]; /* end offset (in bytes) */76/*-------------------------------- other pointers */77u32 pool_base; /* Free buffer pool dsc (word addr) */78/*-------------------------------- ZATM links */79struct atm_dev *more; /* other ZATM devices */80/*-------------------------------- general information */81int mem; /* RAM on board (in bytes) */82int khz; /* timer clock */83int copper; /* PHY type */84unsigned char irq; /* IRQ */85unsigned int base; /* IO base address */86struct pci_dev *pci_dev; /* PCI stuff */87spinlock_t lock;88};899091#define ZATM_DEV(d) ((struct zatm_dev *) (d)->dev_data)92#define ZATM_VCC(d) ((struct zatm_vcc *) (d)->dev_data)939495struct zatm_skb_prv {96struct atm_skb_data _; /* reserved */97u32 *dsc; /* pointer to skb's descriptor */98};99100#define ZATM_PRV_DSC(skb) (((struct zatm_skb_prv *) (skb)->cb)->dsc)101102#endif103104105