/*1* 440SPe's XOR engines support header file2*3* 2006-2009 (C) DENX Software Engineering.4*5* Author: Yuri Tikhonov <[email protected]>6*7* This file is licensed under the term of the GNU General Public License8* version 2. The program licensed "as is" without any warranty of any9* kind, whether express or implied.10*/1112#ifndef _PPC440SPE_XOR_H13#define _PPC440SPE_XOR_H1415#include <linux/types.h>1617/* Number of XOR engines available on the contoller */18#define XOR_ENGINES_NUM 11920/* Number of operands supported in the h/w */21#define XOR_MAX_OPS 162223/*24* XOR Command Block Control Register bits25*/26#define XOR_CBCR_LNK_BIT (1<<31) /* link present */27#define XOR_CBCR_TGT_BIT (1<<30) /* target present */28#define XOR_CBCR_CBCE_BIT (1<<29) /* command block compete enable */29#define XOR_CBCR_RNZE_BIT (1<<28) /* result not zero enable */30#define XOR_CBCR_XNOR_BIT (1<<15) /* XOR/XNOR */31#define XOR_CDCR_OAC_MSK (0x7F) /* operand address count */3233/*34* XORCore Status Register bits35*/36#define XOR_SR_XCP_BIT (1<<31) /* core processing */37#define XOR_SR_ICB_BIT (1<<17) /* invalid CB */38#define XOR_SR_IC_BIT (1<<16) /* invalid command */39#define XOR_SR_IPE_BIT (1<<15) /* internal parity error */40#define XOR_SR_RNZ_BIT (1<<2) /* result not Zero */41#define XOR_SR_CBC_BIT (1<<1) /* CB complete */42#define XOR_SR_CBLC_BIT (1<<0) /* CB list complete */4344/*45* XORCore Control Set and Reset Register bits46*/47#define XOR_CRSR_XASR_BIT (1<<31) /* soft reset */48#define XOR_CRSR_XAE_BIT (1<<30) /* enable */49#define XOR_CRSR_RCBE_BIT (1<<29) /* refetch CB enable */50#define XOR_CRSR_PAUS_BIT (1<<28) /* pause */51#define XOR_CRSR_64BA_BIT (1<<27) /* 64/32 CB format */52#define XOR_CRSR_CLP_BIT (1<<25) /* continue list processing */5354/*55* XORCore Interrupt Enable Register56*/57#define XOR_IE_ICBIE_BIT (1<<17) /* Invalid Command Block IRQ Enable */58#define XOR_IE_ICIE_BIT (1<<16) /* Invalid Command IRQ Enable */59#define XOR_IE_RPTIE_BIT (1<<14) /* Read PLB Timeout Error IRQ Enable */60#define XOR_IE_CBCIE_BIT (1<<1) /* CB complete interrupt enable */61#define XOR_IE_CBLCI_BIT (1<<0) /* CB list complete interrupt enable */6263/*64* XOR Accelerator engine Command Block Type65*/66struct xor_cb {67/*68* Basic 64-bit format XOR CB (Table 19-1, p.463, 440spe_um_1_22.pdf)69*/70u32 cbc; /* control */71u32 cbbc; /* byte count */72u32 cbs; /* status */73u8 pad0[4]; /* reserved */74u32 cbtah; /* target address high */75u32 cbtal; /* target address low */76u32 cblah; /* link address high */77u32 cblal; /* link address low */78struct {79u32 h;80u32 l;81} __attribute__ ((packed)) ops[16];82} __attribute__ ((packed));8384/*85* XOR hardware registers Table 19-3, UM 1.2286*/87struct xor_regs {88u32 op_ar[16][2]; /* operand address[0]-high,[1]-low registers */89u8 pad0[352]; /* reserved */90u32 cbcr; /* CB control register */91u32 cbbcr; /* CB byte count register */92u32 cbsr; /* CB status register */93u8 pad1[4]; /* reserved */94u32 cbtahr; /* operand target address high register */95u32 cbtalr; /* operand target address low register */96u32 cblahr; /* CB link address high register */97u32 cblalr; /* CB link address low register */98u32 crsr; /* control set register */99u32 crrr; /* control reset register */100u32 ccbahr; /* current CB address high register */101u32 ccbalr; /* current CB address low register */102u32 plbr; /* PLB configuration register */103u32 ier; /* interrupt enable register */104u32 pecr; /* parity error count register */105u32 sr; /* status register */106u32 revidr; /* revision ID register */107};108109#endif /* _PPC440SPE_XOR_H */110111112