Book a Demo!
CoCalc Logo Icon
StoreFeaturesDocsShareSupportNewsAboutPoliciesSign UpSign In
awilliam
GitHub Repository: awilliam/linux-vfio
Path: blob/master/drivers/gpu/drm/i915/i915_reg.h
15113 views
1
/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2
* All Rights Reserved.
3
*
4
* Permission is hereby granted, free of charge, to any person obtaining a
5
* copy of this software and associated documentation files (the
6
* "Software"), to deal in the Software without restriction, including
7
* without limitation the rights to use, copy, modify, merge, publish,
8
* distribute, sub license, and/or sell copies of the Software, and to
9
* permit persons to whom the Software is furnished to do so, subject to
10
* the following conditions:
11
*
12
* The above copyright notice and this permission notice (including the
13
* next paragraph) shall be included in all copies or substantial portions
14
* of the Software.
15
*
16
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17
* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19
* IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20
* ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21
* TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22
* SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23
*/
24
25
#ifndef _I915_REG_H_
26
#define _I915_REG_H_
27
28
#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
30
/*
31
* The Bridge device's PCI config space has information about the
32
* fb aperture size and the amount of pre-reserved memory.
33
* This is all handled in the intel-gtt.ko module. i915.ko only
34
* cares about the vga bit for the vga rbiter.
35
*/
36
#define INTEL_GMCH_CTRL 0x52
37
#define INTEL_GMCH_VGA_DISABLE (1 << 1)
38
39
/* PCI config space */
40
41
#define HPLLCC 0xc0 /* 855 only */
42
#define GC_CLOCK_CONTROL_MASK (0xf << 0)
43
#define GC_CLOCK_133_200 (0 << 0)
44
#define GC_CLOCK_100_200 (1 << 0)
45
#define GC_CLOCK_100_133 (2 << 0)
46
#define GC_CLOCK_166_250 (3 << 0)
47
#define GCFGC2 0xda
48
#define GCFGC 0xf0 /* 915+ only */
49
#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50
#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51
#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52
#define GC_DISPLAY_CLOCK_MASK (7 << 4)
53
#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54
#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55
#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56
#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57
#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58
#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59
#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60
#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61
#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62
#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63
#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64
#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65
#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66
#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67
#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68
#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69
#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70
#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71
#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
72
#define LBB 0xf4
73
74
/* Graphics reset regs */
75
#define I965_GDRST 0xc0 /* PCI config register */
76
#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
77
#define GRDOM_FULL (0<<2)
78
#define GRDOM_RENDER (1<<2)
79
#define GRDOM_MEDIA (3<<2)
80
81
#define GEN6_GDRST 0x941c
82
#define GEN6_GRDOM_FULL (1 << 0)
83
#define GEN6_GRDOM_RENDER (1 << 1)
84
#define GEN6_GRDOM_MEDIA (1 << 2)
85
#define GEN6_GRDOM_BLT (1 << 3)
86
87
/* VGA stuff */
88
89
#define VGA_ST01_MDA 0x3ba
90
#define VGA_ST01_CGA 0x3da
91
92
#define VGA_MSR_WRITE 0x3c2
93
#define VGA_MSR_READ 0x3cc
94
#define VGA_MSR_MEM_EN (1<<1)
95
#define VGA_MSR_CGA_MODE (1<<0)
96
97
#define VGA_SR_INDEX 0x3c4
98
#define VGA_SR_DATA 0x3c5
99
100
#define VGA_AR_INDEX 0x3c0
101
#define VGA_AR_VID_EN (1<<5)
102
#define VGA_AR_DATA_WRITE 0x3c0
103
#define VGA_AR_DATA_READ 0x3c1
104
105
#define VGA_GR_INDEX 0x3ce
106
#define VGA_GR_DATA 0x3cf
107
/* GR05 */
108
#define VGA_GR_MEM_READ_MODE_SHIFT 3
109
#define VGA_GR_MEM_READ_MODE_PLANE 1
110
/* GR06 */
111
#define VGA_GR_MEM_MODE_MASK 0xc
112
#define VGA_GR_MEM_MODE_SHIFT 2
113
#define VGA_GR_MEM_A0000_AFFFF 0
114
#define VGA_GR_MEM_A0000_BFFFF 1
115
#define VGA_GR_MEM_B0000_B7FFF 2
116
#define VGA_GR_MEM_B0000_BFFFF 3
117
118
#define VGA_DACMASK 0x3c6
119
#define VGA_DACRX 0x3c7
120
#define VGA_DACWX 0x3c8
121
#define VGA_DACDATA 0x3c9
122
123
#define VGA_CR_INDEX_MDA 0x3b4
124
#define VGA_CR_DATA_MDA 0x3b5
125
#define VGA_CR_INDEX_CGA 0x3d4
126
#define VGA_CR_DATA_CGA 0x3d5
127
128
/*
129
* Memory interface instructions used by the kernel
130
*/
131
#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
132
133
#define MI_NOOP MI_INSTR(0, 0)
134
#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
135
#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
136
#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
137
#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
138
#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
139
#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
140
#define MI_FLUSH MI_INSTR(0x04, 0)
141
#define MI_READ_FLUSH (1 << 0)
142
#define MI_EXE_FLUSH (1 << 1)
143
#define MI_NO_WRITE_FLUSH (1 << 2)
144
#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
145
#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
146
#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
147
#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
148
#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
149
#define MI_SUSPEND_FLUSH_EN (1<<0)
150
#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
151
#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
152
#define MI_OVERLAY_CONTINUE (0x0<<21)
153
#define MI_OVERLAY_ON (0x1<<21)
154
#define MI_OVERLAY_OFF (0x2<<21)
155
#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
156
#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
157
#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
158
#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
159
#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
160
#define MI_MM_SPACE_GTT (1<<8)
161
#define MI_MM_SPACE_PHYSICAL (0<<8)
162
#define MI_SAVE_EXT_STATE_EN (1<<3)
163
#define MI_RESTORE_EXT_STATE_EN (1<<2)
164
#define MI_FORCE_RESTORE (1<<1)
165
#define MI_RESTORE_INHIBIT (1<<0)
166
#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
167
#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
168
#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
169
#define MI_STORE_DWORD_INDEX_SHIFT 2
170
/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
171
* - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
172
* simply ignores the register load under certain conditions.
173
* - One can actually load arbitrary many arbitrary registers: Simply issue x
174
* address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
175
*/
176
#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
177
#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
178
#define MI_INVALIDATE_TLB (1<<18)
179
#define MI_INVALIDATE_BSD (1<<7)
180
#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
181
#define MI_BATCH_NON_SECURE (1)
182
#define MI_BATCH_NON_SECURE_I965 (1<<8)
183
#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
184
#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
185
#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
186
#define MI_SEMAPHORE_UPDATE (1<<21)
187
#define MI_SEMAPHORE_COMPARE (1<<20)
188
#define MI_SEMAPHORE_REGISTER (1<<18)
189
/*
190
* 3D instructions used by the kernel
191
*/
192
#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
193
194
#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
195
#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
196
#define SC_UPDATE_SCISSOR (0x1<<1)
197
#define SC_ENABLE_MASK (0x1<<0)
198
#define SC_ENABLE (0x1<<0)
199
#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
200
#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
201
#define SCI_YMIN_MASK (0xffff<<16)
202
#define SCI_XMIN_MASK (0xffff<<0)
203
#define SCI_YMAX_MASK (0xffff<<16)
204
#define SCI_XMAX_MASK (0xffff<<0)
205
#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
206
#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
207
#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
208
#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
209
#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
210
#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
211
#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
212
#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
213
#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
214
#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
215
#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
216
#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
217
#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
218
#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
219
#define BLT_DEPTH_8 (0<<24)
220
#define BLT_DEPTH_16_565 (1<<24)
221
#define BLT_DEPTH_16_1555 (2<<24)
222
#define BLT_DEPTH_32 (3<<24)
223
#define BLT_ROP_GXCOPY (0xcc<<16)
224
#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
225
#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
226
#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
227
#define ASYNC_FLIP (1<<22)
228
#define DISPLAY_PLANE_A (0<<20)
229
#define DISPLAY_PLANE_B (1<<20)
230
#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
231
#define PIPE_CONTROL_QW_WRITE (1<<14)
232
#define PIPE_CONTROL_DEPTH_STALL (1<<13)
233
#define PIPE_CONTROL_WC_FLUSH (1<<12)
234
#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
235
#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
236
#define PIPE_CONTROL_ISP_DIS (1<<9)
237
#define PIPE_CONTROL_NOTIFY (1<<8)
238
#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
239
#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
240
241
242
/*
243
* Reset registers
244
*/
245
#define DEBUG_RESET_I830 0x6070
246
#define DEBUG_RESET_FULL (1<<7)
247
#define DEBUG_RESET_RENDER (1<<8)
248
#define DEBUG_RESET_DISPLAY (1<<9)
249
250
251
/*
252
* Fence registers
253
*/
254
#define FENCE_REG_830_0 0x2000
255
#define FENCE_REG_945_8 0x3000
256
#define I830_FENCE_START_MASK 0x07f80000
257
#define I830_FENCE_TILING_Y_SHIFT 12
258
#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
259
#define I830_FENCE_PITCH_SHIFT 4
260
#define I830_FENCE_REG_VALID (1<<0)
261
#define I915_FENCE_MAX_PITCH_VAL 4
262
#define I830_FENCE_MAX_PITCH_VAL 6
263
#define I830_FENCE_MAX_SIZE_VAL (1<<8)
264
265
#define I915_FENCE_START_MASK 0x0ff00000
266
#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
267
268
#define FENCE_REG_965_0 0x03000
269
#define I965_FENCE_PITCH_SHIFT 2
270
#define I965_FENCE_TILING_Y_SHIFT 1
271
#define I965_FENCE_REG_VALID (1<<0)
272
#define I965_FENCE_MAX_PITCH_VAL 0x0400
273
274
#define FENCE_REG_SANDYBRIDGE_0 0x100000
275
#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
276
277
/*
278
* Instruction and interrupt control regs
279
*/
280
#define PGTBL_ER 0x02024
281
#define RENDER_RING_BASE 0x02000
282
#define BSD_RING_BASE 0x04000
283
#define GEN6_BSD_RING_BASE 0x12000
284
#define BLT_RING_BASE 0x22000
285
#define RING_TAIL(base) ((base)+0x30)
286
#define RING_HEAD(base) ((base)+0x34)
287
#define RING_START(base) ((base)+0x38)
288
#define RING_CTL(base) ((base)+0x3c)
289
#define RING_SYNC_0(base) ((base)+0x40)
290
#define RING_SYNC_1(base) ((base)+0x44)
291
#define RING_MAX_IDLE(base) ((base)+0x54)
292
#define RING_HWS_PGA(base) ((base)+0x80)
293
#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
294
#define RENDER_HWS_PGA_GEN7 (0x04080)
295
#define BSD_HWS_PGA_GEN7 (0x04180)
296
#define BLT_HWS_PGA_GEN7 (0x04280)
297
#define RING_ACTHD(base) ((base)+0x74)
298
#define RING_NOPID(base) ((base)+0x94)
299
#define RING_IMR(base) ((base)+0xa8)
300
#define TAIL_ADDR 0x001FFFF8
301
#define HEAD_WRAP_COUNT 0xFFE00000
302
#define HEAD_WRAP_ONE 0x00200000
303
#define HEAD_ADDR 0x001FFFFC
304
#define RING_NR_PAGES 0x001FF000
305
#define RING_REPORT_MASK 0x00000006
306
#define RING_REPORT_64K 0x00000002
307
#define RING_REPORT_128K 0x00000004
308
#define RING_NO_REPORT 0x00000000
309
#define RING_VALID_MASK 0x00000001
310
#define RING_VALID 0x00000001
311
#define RING_INVALID 0x00000000
312
#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
313
#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
314
#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
315
#if 0
316
#define PRB0_TAIL 0x02030
317
#define PRB0_HEAD 0x02034
318
#define PRB0_START 0x02038
319
#define PRB0_CTL 0x0203c
320
#define PRB1_TAIL 0x02040 /* 915+ only */
321
#define PRB1_HEAD 0x02044 /* 915+ only */
322
#define PRB1_START 0x02048 /* 915+ only */
323
#define PRB1_CTL 0x0204c /* 915+ only */
324
#endif
325
#define IPEIR_I965 0x02064
326
#define IPEHR_I965 0x02068
327
#define INSTDONE_I965 0x0206c
328
#define INSTPS 0x02070 /* 965+ only */
329
#define INSTDONE1 0x0207c /* 965+ only */
330
#define ACTHD_I965 0x02074
331
#define HWS_PGA 0x02080
332
#define HWS_ADDRESS_MASK 0xfffff000
333
#define HWS_START_ADDRESS_SHIFT 4
334
#define PWRCTXA 0x2088 /* 965GM+ only */
335
#define PWRCTX_EN (1<<0)
336
#define IPEIR 0x02088
337
#define IPEHR 0x0208c
338
#define INSTDONE 0x02090
339
#define NOPID 0x02094
340
#define HWSTAM 0x02098
341
#define VCS_INSTDONE 0x1206C
342
#define VCS_IPEIR 0x12064
343
#define VCS_IPEHR 0x12068
344
#define VCS_ACTHD 0x12074
345
#define BCS_INSTDONE 0x2206C
346
#define BCS_IPEIR 0x22064
347
#define BCS_IPEHR 0x22068
348
#define BCS_ACTHD 0x22074
349
350
#define ERROR_GEN6 0x040a0
351
352
/* GM45+ chicken bits -- debug workaround bits that may be required
353
* for various sorts of correct behavior. The top 16 bits of each are
354
* the enables for writing to the corresponding low bit.
355
*/
356
#define _3D_CHICKEN 0x02084
357
#define _3D_CHICKEN2 0x0208c
358
/* Disables pipelining of read flushes past the SF-WIZ interface.
359
* Required on all Ironlake steppings according to the B-Spec, but the
360
* particular danger of not doing so is not specified.
361
*/
362
# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
363
#define _3D_CHICKEN3 0x02090
364
365
#define MI_MODE 0x0209c
366
# define VS_TIMER_DISPATCH (1 << 6)
367
# define MI_FLUSH_ENABLE (1 << 11)
368
369
#define GFX_MODE 0x02520
370
#define GFX_RUN_LIST_ENABLE (1<<15)
371
#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
372
#define GFX_SURFACE_FAULT_ENABLE (1<<12)
373
#define GFX_REPLAY_MODE (1<<11)
374
#define GFX_PSMI_GRANULARITY (1<<10)
375
#define GFX_PPGTT_ENABLE (1<<9)
376
377
#define SCPD0 0x0209c /* 915+ only */
378
#define IER 0x020a0
379
#define IIR 0x020a4
380
#define IMR 0x020a8
381
#define ISR 0x020ac
382
#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
383
#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
384
#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
385
#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
386
#define I915_HWB_OOM_INTERRUPT (1<<13)
387
#define I915_SYNC_STATUS_INTERRUPT (1<<12)
388
#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
389
#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
390
#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
391
#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
392
#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
393
#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
394
#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
395
#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
396
#define I915_DEBUG_INTERRUPT (1<<2)
397
#define I915_USER_INTERRUPT (1<<1)
398
#define I915_ASLE_INTERRUPT (1<<0)
399
#define I915_BSD_USER_INTERRUPT (1<<25)
400
#define EIR 0x020b0
401
#define EMR 0x020b4
402
#define ESR 0x020b8
403
#define GM45_ERROR_PAGE_TABLE (1<<5)
404
#define GM45_ERROR_MEM_PRIV (1<<4)
405
#define I915_ERROR_PAGE_TABLE (1<<4)
406
#define GM45_ERROR_CP_PRIV (1<<3)
407
#define I915_ERROR_MEMORY_REFRESH (1<<1)
408
#define I915_ERROR_INSTRUCTION (1<<0)
409
#define INSTPM 0x020c0
410
#define INSTPM_SELF_EN (1<<12) /* 915GM only */
411
#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
412
will not assert AGPBUSY# and will only
413
be delivered when out of C3. */
414
#define ACTHD 0x020c8
415
#define FW_BLC 0x020d8
416
#define FW_BLC2 0x020dc
417
#define FW_BLC_SELF 0x020e0 /* 915+ only */
418
#define FW_BLC_SELF_EN_MASK (1<<31)
419
#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
420
#define FW_BLC_SELF_EN (1<<15) /* 945 only */
421
#define MM_BURST_LENGTH 0x00700000
422
#define MM_FIFO_WATERMARK 0x0001F000
423
#define LM_BURST_LENGTH 0x00000700
424
#define LM_FIFO_WATERMARK 0x0000001F
425
#define MI_ARB_STATE 0x020e4 /* 915+ only */
426
#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
427
428
/* Make render/texture TLB fetches lower priorty than associated data
429
* fetches. This is not turned on by default
430
*/
431
#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
432
433
/* Isoch request wait on GTT enable (Display A/B/C streams).
434
* Make isoch requests stall on the TLB update. May cause
435
* display underruns (test mode only)
436
*/
437
#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
438
439
/* Block grant count for isoch requests when block count is
440
* set to a finite value.
441
*/
442
#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
443
#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
444
#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
445
#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
446
#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
447
448
/* Enable render writes to complete in C2/C3/C4 power states.
449
* If this isn't enabled, render writes are prevented in low
450
* power states. That seems bad to me.
451
*/
452
#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
453
454
/* This acknowledges an async flip immediately instead
455
* of waiting for 2TLB fetches.
456
*/
457
#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
458
459
/* Enables non-sequential data reads through arbiter
460
*/
461
#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
462
463
/* Disable FSB snooping of cacheable write cycles from binner/render
464
* command stream
465
*/
466
#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
467
468
/* Arbiter time slice for non-isoch streams */
469
#define MI_ARB_TIME_SLICE_MASK (7 << 5)
470
#define MI_ARB_TIME_SLICE_1 (0 << 5)
471
#define MI_ARB_TIME_SLICE_2 (1 << 5)
472
#define MI_ARB_TIME_SLICE_4 (2 << 5)
473
#define MI_ARB_TIME_SLICE_6 (3 << 5)
474
#define MI_ARB_TIME_SLICE_8 (4 << 5)
475
#define MI_ARB_TIME_SLICE_10 (5 << 5)
476
#define MI_ARB_TIME_SLICE_14 (6 << 5)
477
#define MI_ARB_TIME_SLICE_16 (7 << 5)
478
479
/* Low priority grace period page size */
480
#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
481
#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
482
483
/* Disable display A/B trickle feed */
484
#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
485
486
/* Set display plane priority */
487
#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
488
#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
489
490
#define CACHE_MODE_0 0x02120 /* 915+ only */
491
#define CM0_MASK_SHIFT 16
492
#define CM0_IZ_OPT_DISABLE (1<<6)
493
#define CM0_ZR_OPT_DISABLE (1<<5)
494
#define CM0_DEPTH_EVICT_DISABLE (1<<4)
495
#define CM0_COLOR_EVICT_DISABLE (1<<3)
496
#define CM0_DEPTH_WRITE_DISABLE (1<<1)
497
#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
498
#define BB_ADDR 0x02140 /* 8 bytes */
499
#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
500
#define ECOSKPD 0x021d0
501
#define ECO_GATING_CX_ONLY (1<<3)
502
#define ECO_FLIP_DONE (1<<0)
503
504
/* GEN6 interrupt control */
505
#define GEN6_RENDER_HWSTAM 0x2098
506
#define GEN6_RENDER_IMR 0x20a8
507
#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
508
#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
509
#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
510
#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
511
#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
512
#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
513
#define GEN6_RENDER_SYNC_STATUS (1 << 2)
514
#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
515
#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
516
517
#define GEN6_BLITTER_HWSTAM 0x22098
518
#define GEN6_BLITTER_IMR 0x220a8
519
#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
520
#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
521
#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
522
#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
523
524
#define GEN6_BLITTER_ECOSKPD 0x221d0
525
#define GEN6_BLITTER_LOCK_SHIFT 16
526
#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
527
528
#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
529
#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
530
#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
531
#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
532
#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
533
534
#define GEN6_BSD_HWSTAM 0x12098
535
#define GEN6_BSD_IMR 0x120a8
536
#define GEN6_BSD_USER_INTERRUPT (1 << 12)
537
538
#define GEN6_BSD_RNCID 0x12198
539
540
/*
541
* Framebuffer compression (915+ only)
542
*/
543
544
#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
545
#define FBC_LL_BASE 0x03204 /* 4k page aligned */
546
#define FBC_CONTROL 0x03208
547
#define FBC_CTL_EN (1<<31)
548
#define FBC_CTL_PERIODIC (1<<30)
549
#define FBC_CTL_INTERVAL_SHIFT (16)
550
#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
551
#define FBC_CTL_C3_IDLE (1<<13)
552
#define FBC_CTL_STRIDE_SHIFT (5)
553
#define FBC_CTL_FENCENO (1<<0)
554
#define FBC_COMMAND 0x0320c
555
#define FBC_CMD_COMPRESS (1<<0)
556
#define FBC_STATUS 0x03210
557
#define FBC_STAT_COMPRESSING (1<<31)
558
#define FBC_STAT_COMPRESSED (1<<30)
559
#define FBC_STAT_MODIFIED (1<<29)
560
#define FBC_STAT_CURRENT_LINE (1<<0)
561
#define FBC_CONTROL2 0x03214
562
#define FBC_CTL_FENCE_DBL (0<<4)
563
#define FBC_CTL_IDLE_IMM (0<<2)
564
#define FBC_CTL_IDLE_FULL (1<<2)
565
#define FBC_CTL_IDLE_LINE (2<<2)
566
#define FBC_CTL_IDLE_DEBUG (3<<2)
567
#define FBC_CTL_CPU_FENCE (1<<1)
568
#define FBC_CTL_PLANEA (0<<0)
569
#define FBC_CTL_PLANEB (1<<0)
570
#define FBC_FENCE_OFF 0x0321b
571
#define FBC_TAG 0x03300
572
573
#define FBC_LL_SIZE (1536)
574
575
/* Framebuffer compression for GM45+ */
576
#define DPFC_CB_BASE 0x3200
577
#define DPFC_CONTROL 0x3208
578
#define DPFC_CTL_EN (1<<31)
579
#define DPFC_CTL_PLANEA (0<<30)
580
#define DPFC_CTL_PLANEB (1<<30)
581
#define DPFC_CTL_FENCE_EN (1<<29)
582
#define DPFC_SR_EN (1<<10)
583
#define DPFC_CTL_LIMIT_1X (0<<6)
584
#define DPFC_CTL_LIMIT_2X (1<<6)
585
#define DPFC_CTL_LIMIT_4X (2<<6)
586
#define DPFC_RECOMP_CTL 0x320c
587
#define DPFC_RECOMP_STALL_EN (1<<27)
588
#define DPFC_RECOMP_STALL_WM_SHIFT (16)
589
#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
590
#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
591
#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
592
#define DPFC_STATUS 0x3210
593
#define DPFC_INVAL_SEG_SHIFT (16)
594
#define DPFC_INVAL_SEG_MASK (0x07ff0000)
595
#define DPFC_COMP_SEG_SHIFT (0)
596
#define DPFC_COMP_SEG_MASK (0x000003ff)
597
#define DPFC_STATUS2 0x3214
598
#define DPFC_FENCE_YOFF 0x3218
599
#define DPFC_CHICKEN 0x3224
600
#define DPFC_HT_MODIFY (1<<31)
601
602
/* Framebuffer compression for Ironlake */
603
#define ILK_DPFC_CB_BASE 0x43200
604
#define ILK_DPFC_CONTROL 0x43208
605
/* The bit 28-8 is reserved */
606
#define DPFC_RESERVED (0x1FFFFF00)
607
#define ILK_DPFC_RECOMP_CTL 0x4320c
608
#define ILK_DPFC_STATUS 0x43210
609
#define ILK_DPFC_FENCE_YOFF 0x43218
610
#define ILK_DPFC_CHICKEN 0x43224
611
#define ILK_FBC_RT_BASE 0x2128
612
#define ILK_FBC_RT_VALID (1<<0)
613
614
#define ILK_DISPLAY_CHICKEN1 0x42000
615
#define ILK_FBCQ_DIS (1<<22)
616
#define ILK_PABSTRETCH_DIS (1<<21)
617
618
619
/*
620
* Framebuffer compression for Sandybridge
621
*
622
* The following two registers are of type GTTMMADR
623
*/
624
#define SNB_DPFC_CTL_SA 0x100100
625
#define SNB_CPU_FENCE_ENABLE (1<<29)
626
#define DPFC_CPU_FENCE_OFFSET 0x100104
627
628
629
/*
630
* GPIO regs
631
*/
632
#define GPIOA 0x5010
633
#define GPIOB 0x5014
634
#define GPIOC 0x5018
635
#define GPIOD 0x501c
636
#define GPIOE 0x5020
637
#define GPIOF 0x5024
638
#define GPIOG 0x5028
639
#define GPIOH 0x502c
640
# define GPIO_CLOCK_DIR_MASK (1 << 0)
641
# define GPIO_CLOCK_DIR_IN (0 << 1)
642
# define GPIO_CLOCK_DIR_OUT (1 << 1)
643
# define GPIO_CLOCK_VAL_MASK (1 << 2)
644
# define GPIO_CLOCK_VAL_OUT (1 << 3)
645
# define GPIO_CLOCK_VAL_IN (1 << 4)
646
# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
647
# define GPIO_DATA_DIR_MASK (1 << 8)
648
# define GPIO_DATA_DIR_IN (0 << 9)
649
# define GPIO_DATA_DIR_OUT (1 << 9)
650
# define GPIO_DATA_VAL_MASK (1 << 10)
651
# define GPIO_DATA_VAL_OUT (1 << 11)
652
# define GPIO_DATA_VAL_IN (1 << 12)
653
# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
654
655
#define GMBUS0 0x5100 /* clock/port select */
656
#define GMBUS_RATE_100KHZ (0<<8)
657
#define GMBUS_RATE_50KHZ (1<<8)
658
#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
659
#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
660
#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
661
#define GMBUS_PORT_DISABLED 0
662
#define GMBUS_PORT_SSC 1
663
#define GMBUS_PORT_VGADDC 2
664
#define GMBUS_PORT_PANEL 3
665
#define GMBUS_PORT_DPC 4 /* HDMIC */
666
#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
667
/* 6 reserved */
668
#define GMBUS_PORT_DPD 7 /* HDMID */
669
#define GMBUS_NUM_PORTS 8
670
#define GMBUS1 0x5104 /* command/status */
671
#define GMBUS_SW_CLR_INT (1<<31)
672
#define GMBUS_SW_RDY (1<<30)
673
#define GMBUS_ENT (1<<29) /* enable timeout */
674
#define GMBUS_CYCLE_NONE (0<<25)
675
#define GMBUS_CYCLE_WAIT (1<<25)
676
#define GMBUS_CYCLE_INDEX (2<<25)
677
#define GMBUS_CYCLE_STOP (4<<25)
678
#define GMBUS_BYTE_COUNT_SHIFT 16
679
#define GMBUS_SLAVE_INDEX_SHIFT 8
680
#define GMBUS_SLAVE_ADDR_SHIFT 1
681
#define GMBUS_SLAVE_READ (1<<0)
682
#define GMBUS_SLAVE_WRITE (0<<0)
683
#define GMBUS2 0x5108 /* status */
684
#define GMBUS_INUSE (1<<15)
685
#define GMBUS_HW_WAIT_PHASE (1<<14)
686
#define GMBUS_STALL_TIMEOUT (1<<13)
687
#define GMBUS_INT (1<<12)
688
#define GMBUS_HW_RDY (1<<11)
689
#define GMBUS_SATOER (1<<10)
690
#define GMBUS_ACTIVE (1<<9)
691
#define GMBUS3 0x510c /* data buffer bytes 3-0 */
692
#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
693
#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
694
#define GMBUS_NAK_EN (1<<3)
695
#define GMBUS_IDLE_EN (1<<2)
696
#define GMBUS_HW_WAIT_EN (1<<1)
697
#define GMBUS_HW_RDY_EN (1<<0)
698
#define GMBUS5 0x5120 /* byte index */
699
#define GMBUS_2BYTE_INDEX_EN (1<<31)
700
701
/*
702
* Clock control & power management
703
*/
704
705
#define VGA0 0x6000
706
#define VGA1 0x6004
707
#define VGA_PD 0x6010
708
#define VGA0_PD_P2_DIV_4 (1 << 7)
709
#define VGA0_PD_P1_DIV_2 (1 << 5)
710
#define VGA0_PD_P1_SHIFT 0
711
#define VGA0_PD_P1_MASK (0x1f << 0)
712
#define VGA1_PD_P2_DIV_4 (1 << 15)
713
#define VGA1_PD_P1_DIV_2 (1 << 13)
714
#define VGA1_PD_P1_SHIFT 8
715
#define VGA1_PD_P1_MASK (0x1f << 8)
716
#define _DPLL_A 0x06014
717
#define _DPLL_B 0x06018
718
#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
719
#define DPLL_VCO_ENABLE (1 << 31)
720
#define DPLL_DVO_HIGH_SPEED (1 << 30)
721
#define DPLL_SYNCLOCK_ENABLE (1 << 29)
722
#define DPLL_VGA_MODE_DIS (1 << 28)
723
#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
724
#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
725
#define DPLL_MODE_MASK (3 << 26)
726
#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
727
#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
728
#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
729
#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
730
#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
731
#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
732
#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
733
734
#define SRX_INDEX 0x3c4
735
#define SRX_DATA 0x3c5
736
#define SR01 1
737
#define SR01_SCREEN_OFF (1<<5)
738
739
#define PPCR 0x61204
740
#define PPCR_ON (1<<0)
741
742
#define DVOB 0x61140
743
#define DVOB_ON (1<<31)
744
#define DVOC 0x61160
745
#define DVOC_ON (1<<31)
746
#define LVDS 0x61180
747
#define LVDS_ON (1<<31)
748
749
/* Scratch pad debug 0 reg:
750
*/
751
#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
752
/*
753
* The i830 generation, in LVDS mode, defines P1 as the bit number set within
754
* this field (only one bit may be set).
755
*/
756
#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
757
#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
758
#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
759
/* i830, required in DVO non-gang */
760
#define PLL_P2_DIVIDE_BY_4 (1 << 23)
761
#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
762
#define PLL_REF_INPUT_DREFCLK (0 << 13)
763
#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
764
#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
765
#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
766
#define PLL_REF_INPUT_MASK (3 << 13)
767
#define PLL_LOAD_PULSE_PHASE_SHIFT 9
768
/* Ironlake */
769
# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
770
# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
771
# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
772
# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
773
# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
774
775
/*
776
* Parallel to Serial Load Pulse phase selection.
777
* Selects the phase for the 10X DPLL clock for the PCIe
778
* digital display port. The range is 4 to 13; 10 or more
779
* is just a flip delay. The default is 6
780
*/
781
#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
782
#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
783
/*
784
* SDVO multiplier for 945G/GM. Not used on 965.
785
*/
786
#define SDVO_MULTIPLIER_MASK 0x000000ff
787
#define SDVO_MULTIPLIER_SHIFT_HIRES 4
788
#define SDVO_MULTIPLIER_SHIFT_VGA 0
789
#define _DPLL_A_MD 0x0601c /* 965+ only */
790
/*
791
* UDI pixel divider, controlling how many pixels are stuffed into a packet.
792
*
793
* Value is pixels minus 1. Must be set to 1 pixel for SDVO.
794
*/
795
#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
796
#define DPLL_MD_UDI_DIVIDER_SHIFT 24
797
/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
798
#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
799
#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
800
/*
801
* SDVO/UDI pixel multiplier.
802
*
803
* SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
804
* clock rate is 10 times the DPLL clock. At low resolution/refresh rate
805
* modes, the bus rate would be below the limits, so SDVO allows for stuffing
806
* dummy bytes in the datastream at an increased clock rate, with both sides of
807
* the link knowing how many bytes are fill.
808
*
809
* So, for a mode with a dotclock of 65Mhz, we would want to double the clock
810
* rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
811
* set to 130Mhz, and the SDVO multiplier set to 2x in this register and
812
* through an SDVO command.
813
*
814
* This register field has values of multiplication factor minus 1, with
815
* a maximum multiplier of 5 for SDVO.
816
*/
817
#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
818
#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
819
/*
820
* SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
821
* This best be set to the default value (3) or the CRT won't work. No,
822
* I don't entirely understand what this does...
823
*/
824
#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
825
#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
826
#define _DPLL_B_MD 0x06020 /* 965+ only */
827
#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
828
#define _FPA0 0x06040
829
#define _FPA1 0x06044
830
#define _FPB0 0x06048
831
#define _FPB1 0x0604c
832
#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
833
#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
834
#define FP_N_DIV_MASK 0x003f0000
835
#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
836
#define FP_N_DIV_SHIFT 16
837
#define FP_M1_DIV_MASK 0x00003f00
838
#define FP_M1_DIV_SHIFT 8
839
#define FP_M2_DIV_MASK 0x0000003f
840
#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
841
#define FP_M2_DIV_SHIFT 0
842
#define DPLL_TEST 0x606c
843
#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
844
#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
845
#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
846
#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
847
#define DPLLB_TEST_N_BYPASS (1 << 19)
848
#define DPLLB_TEST_M_BYPASS (1 << 18)
849
#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
850
#define DPLLA_TEST_N_BYPASS (1 << 3)
851
#define DPLLA_TEST_M_BYPASS (1 << 2)
852
#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
853
#define D_STATE 0x6104
854
#define DSTATE_GFX_RESET_I830 (1<<6)
855
#define DSTATE_PLL_D3_OFF (1<<3)
856
#define DSTATE_GFX_CLOCK_GATING (1<<1)
857
#define DSTATE_DOT_CLOCK_GATING (1<<0)
858
#define DSPCLK_GATE_D 0x6200
859
# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
860
# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
861
# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
862
# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
863
# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
864
# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
865
# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
866
# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
867
# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
868
# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
869
# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
870
# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
871
# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
872
# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
873
# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
874
# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
875
# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
876
# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
877
# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
878
# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
879
# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
880
# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
881
# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
882
# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
883
# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
884
# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
885
# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
886
# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
887
/**
888
* This bit must be set on the 830 to prevent hangs when turning off the
889
* overlay scaler.
890
*/
891
# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
892
# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
893
# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
894
# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
895
# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
896
897
#define RENCLK_GATE_D1 0x6204
898
# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
899
# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
900
# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
901
# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
902
# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
903
# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
904
# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
905
# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
906
# define MAG_CLOCK_GATE_DISABLE (1 << 5)
907
/** This bit must be unset on 855,865 */
908
# define MECI_CLOCK_GATE_DISABLE (1 << 4)
909
# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
910
# define MEC_CLOCK_GATE_DISABLE (1 << 2)
911
# define MECO_CLOCK_GATE_DISABLE (1 << 1)
912
/** This bit must be set on 855,865. */
913
# define SV_CLOCK_GATE_DISABLE (1 << 0)
914
# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
915
# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
916
# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
917
# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
918
# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
919
# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
920
# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
921
# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
922
# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
923
# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
924
# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
925
# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
926
# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
927
# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
928
# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
929
# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
930
# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
931
932
# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
933
/** This bit must always be set on 965G/965GM */
934
# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
935
# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
936
# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
937
# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
938
# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
939
# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
940
/** This bit must always be set on 965G */
941
# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
942
# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
943
# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
944
# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
945
# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
946
# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
947
# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
948
# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
949
# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
950
# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
951
# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
952
# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
953
# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
954
# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
955
# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
956
# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
957
# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
958
# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
959
# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
960
961
#define RENCLK_GATE_D2 0x6208
962
#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
963
#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
964
#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
965
#define RAMCLK_GATE_D 0x6210 /* CRL only */
966
#define DEUC 0x6214 /* CRL only */
967
968
/*
969
* Palette regs
970
*/
971
972
#define _PALETTE_A 0x0a000
973
#define _PALETTE_B 0x0a800
974
#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
975
976
/* MCH MMIO space */
977
978
/*
979
* MCHBAR mirror.
980
*
981
* This mirrors the MCHBAR MMIO space whose location is determined by
982
* device 0 function 0's pci config register 0x44 or 0x48 and matches it in
983
* every way. It is not accessible from the CP register read instructions.
984
*
985
*/
986
#define MCHBAR_MIRROR_BASE 0x10000
987
988
#define MCHBAR_MIRROR_BASE_SNB 0x140000
989
990
/** 915-945 and GM965 MCH register controlling DRAM channel access */
991
#define DCC 0x10200
992
#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
993
#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
994
#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
995
#define DCC_ADDRESSING_MODE_MASK (3 << 0)
996
#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
997
#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
998
999
/** Pineview MCH register contains DDR3 setting */
1000
#define CSHRDDR3CTL 0x101a8
1001
#define CSHRDDR3CTL_DDR3 (1 << 2)
1002
1003
/** 965 MCH register controlling DRAM channel configuration */
1004
#define C0DRB3 0x10206
1005
#define C1DRB3 0x10606
1006
1007
/* Clocking configuration register */
1008
#define CLKCFG 0x10c00
1009
#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
1010
#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1011
#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1012
#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1013
#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1014
#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
1015
/* Note, below two are guess */
1016
#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
1017
#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
1018
#define CLKCFG_FSB_MASK (7 << 0)
1019
#define CLKCFG_MEM_533 (1 << 4)
1020
#define CLKCFG_MEM_667 (2 << 4)
1021
#define CLKCFG_MEM_800 (3 << 4)
1022
#define CLKCFG_MEM_MASK (7 << 4)
1023
1024
#define TSC1 0x11001
1025
#define TSE (1<<0)
1026
#define TR1 0x11006
1027
#define TSFS 0x11020
1028
#define TSFS_SLOPE_MASK 0x0000ff00
1029
#define TSFS_SLOPE_SHIFT 8
1030
#define TSFS_INTR_MASK 0x000000ff
1031
1032
#define CRSTANDVID 0x11100
1033
#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1034
#define PXVFREQ_PX_MASK 0x7f000000
1035
#define PXVFREQ_PX_SHIFT 24
1036
#define VIDFREQ_BASE 0x11110
1037
#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1038
#define VIDFREQ2 0x11114
1039
#define VIDFREQ3 0x11118
1040
#define VIDFREQ4 0x1111c
1041
#define VIDFREQ_P0_MASK 0x1f000000
1042
#define VIDFREQ_P0_SHIFT 24
1043
#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1044
#define VIDFREQ_P0_CSCLK_SHIFT 20
1045
#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1046
#define VIDFREQ_P0_CRCLK_SHIFT 16
1047
#define VIDFREQ_P1_MASK 0x00001f00
1048
#define VIDFREQ_P1_SHIFT 8
1049
#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1050
#define VIDFREQ_P1_CSCLK_SHIFT 4
1051
#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1052
#define INTTOEXT_BASE_ILK 0x11300
1053
#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1054
#define INTTOEXT_MAP3_SHIFT 24
1055
#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1056
#define INTTOEXT_MAP2_SHIFT 16
1057
#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1058
#define INTTOEXT_MAP1_SHIFT 8
1059
#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1060
#define INTTOEXT_MAP0_SHIFT 0
1061
#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1062
#define MEMSWCTL 0x11170 /* Ironlake only */
1063
#define MEMCTL_CMD_MASK 0xe000
1064
#define MEMCTL_CMD_SHIFT 13
1065
#define MEMCTL_CMD_RCLK_OFF 0
1066
#define MEMCTL_CMD_RCLK_ON 1
1067
#define MEMCTL_CMD_CHFREQ 2
1068
#define MEMCTL_CMD_CHVID 3
1069
#define MEMCTL_CMD_VMMOFF 4
1070
#define MEMCTL_CMD_VMMON 5
1071
#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1072
when command complete */
1073
#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1074
#define MEMCTL_FREQ_SHIFT 8
1075
#define MEMCTL_SFCAVM (1<<7)
1076
#define MEMCTL_TGT_VID_MASK 0x007f
1077
#define MEMIHYST 0x1117c
1078
#define MEMINTREN 0x11180 /* 16 bits */
1079
#define MEMINT_RSEXIT_EN (1<<8)
1080
#define MEMINT_CX_SUPR_EN (1<<7)
1081
#define MEMINT_CONT_BUSY_EN (1<<6)
1082
#define MEMINT_AVG_BUSY_EN (1<<5)
1083
#define MEMINT_EVAL_CHG_EN (1<<4)
1084
#define MEMINT_MON_IDLE_EN (1<<3)
1085
#define MEMINT_UP_EVAL_EN (1<<2)
1086
#define MEMINT_DOWN_EVAL_EN (1<<1)
1087
#define MEMINT_SW_CMD_EN (1<<0)
1088
#define MEMINTRSTR 0x11182 /* 16 bits */
1089
#define MEM_RSEXIT_MASK 0xc000
1090
#define MEM_RSEXIT_SHIFT 14
1091
#define MEM_CONT_BUSY_MASK 0x3000
1092
#define MEM_CONT_BUSY_SHIFT 12
1093
#define MEM_AVG_BUSY_MASK 0x0c00
1094
#define MEM_AVG_BUSY_SHIFT 10
1095
#define MEM_EVAL_CHG_MASK 0x0300
1096
#define MEM_EVAL_BUSY_SHIFT 8
1097
#define MEM_MON_IDLE_MASK 0x00c0
1098
#define MEM_MON_IDLE_SHIFT 6
1099
#define MEM_UP_EVAL_MASK 0x0030
1100
#define MEM_UP_EVAL_SHIFT 4
1101
#define MEM_DOWN_EVAL_MASK 0x000c
1102
#define MEM_DOWN_EVAL_SHIFT 2
1103
#define MEM_SW_CMD_MASK 0x0003
1104
#define MEM_INT_STEER_GFX 0
1105
#define MEM_INT_STEER_CMR 1
1106
#define MEM_INT_STEER_SMI 2
1107
#define MEM_INT_STEER_SCI 3
1108
#define MEMINTRSTS 0x11184
1109
#define MEMINT_RSEXIT (1<<7)
1110
#define MEMINT_CONT_BUSY (1<<6)
1111
#define MEMINT_AVG_BUSY (1<<5)
1112
#define MEMINT_EVAL_CHG (1<<4)
1113
#define MEMINT_MON_IDLE (1<<3)
1114
#define MEMINT_UP_EVAL (1<<2)
1115
#define MEMINT_DOWN_EVAL (1<<1)
1116
#define MEMINT_SW_CMD (1<<0)
1117
#define MEMMODECTL 0x11190
1118
#define MEMMODE_BOOST_EN (1<<31)
1119
#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1120
#define MEMMODE_BOOST_FREQ_SHIFT 24
1121
#define MEMMODE_IDLE_MODE_MASK 0x00030000
1122
#define MEMMODE_IDLE_MODE_SHIFT 16
1123
#define MEMMODE_IDLE_MODE_EVAL 0
1124
#define MEMMODE_IDLE_MODE_CONT 1
1125
#define MEMMODE_HWIDLE_EN (1<<15)
1126
#define MEMMODE_SWMODE_EN (1<<14)
1127
#define MEMMODE_RCLK_GATE (1<<13)
1128
#define MEMMODE_HW_UPDATE (1<<12)
1129
#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1130
#define MEMMODE_FSTART_SHIFT 8
1131
#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1132
#define MEMMODE_FMAX_SHIFT 4
1133
#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1134
#define RCBMAXAVG 0x1119c
1135
#define MEMSWCTL2 0x1119e /* Cantiga only */
1136
#define SWMEMCMD_RENDER_OFF (0 << 13)
1137
#define SWMEMCMD_RENDER_ON (1 << 13)
1138
#define SWMEMCMD_SWFREQ (2 << 13)
1139
#define SWMEMCMD_TARVID (3 << 13)
1140
#define SWMEMCMD_VRM_OFF (4 << 13)
1141
#define SWMEMCMD_VRM_ON (5 << 13)
1142
#define CMDSTS (1<<12)
1143
#define SFCAVM (1<<11)
1144
#define SWFREQ_MASK 0x0380 /* P0-7 */
1145
#define SWFREQ_SHIFT 7
1146
#define TARVID_MASK 0x001f
1147
#define MEMSTAT_CTG 0x111a0
1148
#define RCBMINAVG 0x111a0
1149
#define RCUPEI 0x111b0
1150
#define RCDNEI 0x111b4
1151
#define RSTDBYCTL 0x111b8
1152
#define RS1EN (1<<31)
1153
#define RS2EN (1<<30)
1154
#define RS3EN (1<<29)
1155
#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1156
#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1157
#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1158
#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1159
#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1160
#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1161
#define RSX_STATUS_MASK (7<<20)
1162
#define RSX_STATUS_ON (0<<20)
1163
#define RSX_STATUS_RC1 (1<<20)
1164
#define RSX_STATUS_RC1E (2<<20)
1165
#define RSX_STATUS_RS1 (3<<20)
1166
#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1167
#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1168
#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1169
#define RSX_STATUS_RSVD2 (7<<20)
1170
#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1171
#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1172
#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1173
#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1174
#define RS1CONTSAV_MASK (3<<14)
1175
#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1176
#define RS1CONTSAV_RSVD (1<<14)
1177
#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1178
#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1179
#define NORMSLEXLAT_MASK (3<<12)
1180
#define SLOW_RS123 (0<<12)
1181
#define SLOW_RS23 (1<<12)
1182
#define SLOW_RS3 (2<<12)
1183
#define NORMAL_RS123 (3<<12)
1184
#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1185
#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1186
#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1187
#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1188
#define RS_CSTATE_MASK (3<<4)
1189
#define RS_CSTATE_C367_RS1 (0<<4)
1190
#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1191
#define RS_CSTATE_RSVD (2<<4)
1192
#define RS_CSTATE_C367_RS2 (3<<4)
1193
#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1194
#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
1195
#define VIDCTL 0x111c0
1196
#define VIDSTS 0x111c8
1197
#define VIDSTART 0x111cc /* 8 bits */
1198
#define MEMSTAT_ILK 0x111f8
1199
#define MEMSTAT_VID_MASK 0x7f00
1200
#define MEMSTAT_VID_SHIFT 8
1201
#define MEMSTAT_PSTATE_MASK 0x00f8
1202
#define MEMSTAT_PSTATE_SHIFT 3
1203
#define MEMSTAT_MON_ACTV (1<<2)
1204
#define MEMSTAT_SRC_CTL_MASK 0x0003
1205
#define MEMSTAT_SRC_CTL_CORE 0
1206
#define MEMSTAT_SRC_CTL_TRB 1
1207
#define MEMSTAT_SRC_CTL_THM 2
1208
#define MEMSTAT_SRC_CTL_STDBY 3
1209
#define RCPREVBSYTUPAVG 0x113b8
1210
#define RCPREVBSYTDNAVG 0x113bc
1211
#define PMMISC 0x11214
1212
#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
1213
#define SDEW 0x1124c
1214
#define CSIEW0 0x11250
1215
#define CSIEW1 0x11254
1216
#define CSIEW2 0x11258
1217
#define PEW 0x1125c
1218
#define DEW 0x11270
1219
#define MCHAFE 0x112c0
1220
#define CSIEC 0x112e0
1221
#define DMIEC 0x112e4
1222
#define DDREC 0x112e8
1223
#define PEG0EC 0x112ec
1224
#define PEG1EC 0x112f0
1225
#define GFXEC 0x112f4
1226
#define RPPREVBSYTUPAVG 0x113b8
1227
#define RPPREVBSYTDNAVG 0x113bc
1228
#define ECR 0x11600
1229
#define ECR_GPFE (1<<31)
1230
#define ECR_IMONE (1<<30)
1231
#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1232
#define OGW0 0x11608
1233
#define OGW1 0x1160c
1234
#define EG0 0x11610
1235
#define EG1 0x11614
1236
#define EG2 0x11618
1237
#define EG3 0x1161c
1238
#define EG4 0x11620
1239
#define EG5 0x11624
1240
#define EG6 0x11628
1241
#define EG7 0x1162c
1242
#define PXW 0x11664
1243
#define PXWL 0x11680
1244
#define LCFUSE02 0x116c0
1245
#define LCFUSE_HIV_MASK 0x000000ff
1246
#define CSIPLL0 0x12c10
1247
#define DDRMPLL1 0X12c20
1248
#define PEG_BAND_GAP_DATA 0x14d68
1249
1250
#define GEN6_GT_PERF_STATUS 0x145948
1251
#define GEN6_RP_STATE_LIMITS 0x145994
1252
#define GEN6_RP_STATE_CAP 0x145998
1253
1254
/*
1255
* Logical Context regs
1256
*/
1257
#define CCID 0x2180
1258
#define CCID_EN (1<<0)
1259
/*
1260
* Overlay regs
1261
*/
1262
1263
#define OVADD 0x30000
1264
#define DOVSTA 0x30008
1265
#define OC_BUF (0x3<<20)
1266
#define OGAMC5 0x30010
1267
#define OGAMC4 0x30014
1268
#define OGAMC3 0x30018
1269
#define OGAMC2 0x3001c
1270
#define OGAMC1 0x30020
1271
#define OGAMC0 0x30024
1272
1273
/*
1274
* Display engine regs
1275
*/
1276
1277
/* Pipe A timing regs */
1278
#define _HTOTAL_A 0x60000
1279
#define _HBLANK_A 0x60004
1280
#define _HSYNC_A 0x60008
1281
#define _VTOTAL_A 0x6000c
1282
#define _VBLANK_A 0x60010
1283
#define _VSYNC_A 0x60014
1284
#define _PIPEASRC 0x6001c
1285
#define _BCLRPAT_A 0x60020
1286
1287
/* Pipe B timing regs */
1288
#define _HTOTAL_B 0x61000
1289
#define _HBLANK_B 0x61004
1290
#define _HSYNC_B 0x61008
1291
#define _VTOTAL_B 0x6100c
1292
#define _VBLANK_B 0x61010
1293
#define _VSYNC_B 0x61014
1294
#define _PIPEBSRC 0x6101c
1295
#define _BCLRPAT_B 0x61020
1296
1297
#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1298
#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1299
#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1300
#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1301
#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1302
#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1303
#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
1304
1305
/* VGA port control */
1306
#define ADPA 0x61100
1307
#define ADPA_DAC_ENABLE (1<<31)
1308
#define ADPA_DAC_DISABLE 0
1309
#define ADPA_PIPE_SELECT_MASK (1<<30)
1310
#define ADPA_PIPE_A_SELECT 0
1311
#define ADPA_PIPE_B_SELECT (1<<30)
1312
#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1313
#define ADPA_SETS_HVPOLARITY 0
1314
#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1315
#define ADPA_VSYNC_CNTL_ENABLE 0
1316
#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1317
#define ADPA_HSYNC_CNTL_ENABLE 0
1318
#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1319
#define ADPA_VSYNC_ACTIVE_LOW 0
1320
#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1321
#define ADPA_HSYNC_ACTIVE_LOW 0
1322
#define ADPA_DPMS_MASK (~(3<<10))
1323
#define ADPA_DPMS_ON (0<<10)
1324
#define ADPA_DPMS_SUSPEND (1<<10)
1325
#define ADPA_DPMS_STANDBY (2<<10)
1326
#define ADPA_DPMS_OFF (3<<10)
1327
1328
1329
/* Hotplug control (945+ only) */
1330
#define PORT_HOTPLUG_EN 0x61110
1331
#define HDMIB_HOTPLUG_INT_EN (1 << 29)
1332
#define DPB_HOTPLUG_INT_EN (1 << 29)
1333
#define HDMIC_HOTPLUG_INT_EN (1 << 28)
1334
#define DPC_HOTPLUG_INT_EN (1 << 28)
1335
#define HDMID_HOTPLUG_INT_EN (1 << 27)
1336
#define DPD_HOTPLUG_INT_EN (1 << 27)
1337
#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1338
#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1339
#define TV_HOTPLUG_INT_EN (1 << 18)
1340
#define CRT_HOTPLUG_INT_EN (1 << 9)
1341
#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
1342
#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1343
/* must use period 64 on GM45 according to docs */
1344
#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1345
#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1346
#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1347
#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1348
#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1349
#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1350
#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1351
#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1352
#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1353
#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1354
#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1355
#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
1356
1357
#define PORT_HOTPLUG_STAT 0x61114
1358
#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
1359
#define DPB_HOTPLUG_INT_STATUS (1 << 29)
1360
#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
1361
#define DPC_HOTPLUG_INT_STATUS (1 << 28)
1362
#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
1363
#define DPD_HOTPLUG_INT_STATUS (1 << 27)
1364
#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1365
#define TV_HOTPLUG_INT_STATUS (1 << 10)
1366
#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1367
#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1368
#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1369
#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1370
#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1371
#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1372
1373
/* SDVO port control */
1374
#define SDVOB 0x61140
1375
#define SDVOC 0x61160
1376
#define SDVO_ENABLE (1 << 31)
1377
#define SDVO_PIPE_B_SELECT (1 << 30)
1378
#define SDVO_STALL_SELECT (1 << 29)
1379
#define SDVO_INTERRUPT_ENABLE (1 << 26)
1380
/**
1381
* 915G/GM SDVO pixel multiplier.
1382
*
1383
* Programmed value is multiplier - 1, up to 5x.
1384
*
1385
* \sa DPLL_MD_UDI_MULTIPLIER_MASK
1386
*/
1387
#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1388
#define SDVO_PORT_MULTIPLY_SHIFT 23
1389
#define SDVO_PHASE_SELECT_MASK (15 << 19)
1390
#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1391
#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1392
#define SDVOC_GANG_MODE (1 << 16)
1393
#define SDVO_ENCODING_SDVO (0x0 << 10)
1394
#define SDVO_ENCODING_HDMI (0x2 << 10)
1395
/** Requird for HDMI operation */
1396
#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
1397
#define SDVO_COLOR_RANGE_16_235 (1 << 8)
1398
#define SDVO_BORDER_ENABLE (1 << 7)
1399
#define SDVO_AUDIO_ENABLE (1 << 6)
1400
/** New with 965, default is to be set */
1401
#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1402
/** New with 965, default is to be set */
1403
#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
1404
#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1405
#define SDVO_DETECTED (1 << 2)
1406
/* Bits to be preserved when writing */
1407
#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1408
#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1409
1410
/* DVO port control */
1411
#define DVOA 0x61120
1412
#define DVOB 0x61140
1413
#define DVOC 0x61160
1414
#define DVO_ENABLE (1 << 31)
1415
#define DVO_PIPE_B_SELECT (1 << 30)
1416
#define DVO_PIPE_STALL_UNUSED (0 << 28)
1417
#define DVO_PIPE_STALL (1 << 28)
1418
#define DVO_PIPE_STALL_TV (2 << 28)
1419
#define DVO_PIPE_STALL_MASK (3 << 28)
1420
#define DVO_USE_VGA_SYNC (1 << 15)
1421
#define DVO_DATA_ORDER_I740 (0 << 14)
1422
#define DVO_DATA_ORDER_FP (1 << 14)
1423
#define DVO_VSYNC_DISABLE (1 << 11)
1424
#define DVO_HSYNC_DISABLE (1 << 10)
1425
#define DVO_VSYNC_TRISTATE (1 << 9)
1426
#define DVO_HSYNC_TRISTATE (1 << 8)
1427
#define DVO_BORDER_ENABLE (1 << 7)
1428
#define DVO_DATA_ORDER_GBRG (1 << 6)
1429
#define DVO_DATA_ORDER_RGGB (0 << 6)
1430
#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1431
#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1432
#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1433
#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1434
#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1435
#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1436
#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1437
#define DVO_PRESERVE_MASK (0x7<<24)
1438
#define DVOA_SRCDIM 0x61124
1439
#define DVOB_SRCDIM 0x61144
1440
#define DVOC_SRCDIM 0x61164
1441
#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1442
#define DVO_SRCDIM_VERTICAL_SHIFT 0
1443
1444
/* LVDS port control */
1445
#define LVDS 0x61180
1446
/*
1447
* Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1448
* the DPLL semantics change when the LVDS is assigned to that pipe.
1449
*/
1450
#define LVDS_PORT_EN (1 << 31)
1451
/* Selects pipe B for LVDS data. Must be set on pre-965. */
1452
#define LVDS_PIPEB_SELECT (1 << 30)
1453
#define LVDS_PIPE_MASK (1 << 30)
1454
/* LVDS dithering flag on 965/g4x platform */
1455
#define LVDS_ENABLE_DITHER (1 << 25)
1456
/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1457
#define LVDS_VSYNC_POLARITY (1 << 21)
1458
#define LVDS_HSYNC_POLARITY (1 << 20)
1459
1460
/* Enable border for unscaled (or aspect-scaled) display */
1461
#define LVDS_BORDER_ENABLE (1 << 15)
1462
/*
1463
* Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1464
* pixel.
1465
*/
1466
#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1467
#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1468
#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1469
/*
1470
* Controls the A3 data pair, which contains the additional LSBs for 24 bit
1471
* mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1472
* on.
1473
*/
1474
#define LVDS_A3_POWER_MASK (3 << 6)
1475
#define LVDS_A3_POWER_DOWN (0 << 6)
1476
#define LVDS_A3_POWER_UP (3 << 6)
1477
/*
1478
* Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1479
* is set.
1480
*/
1481
#define LVDS_CLKB_POWER_MASK (3 << 4)
1482
#define LVDS_CLKB_POWER_DOWN (0 << 4)
1483
#define LVDS_CLKB_POWER_UP (3 << 4)
1484
/*
1485
* Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1486
* setting for whether we are in dual-channel mode. The B3 pair will
1487
* additionally only be powered up when LVDS_A3_POWER_UP is set.
1488
*/
1489
#define LVDS_B0B3_POWER_MASK (3 << 2)
1490
#define LVDS_B0B3_POWER_DOWN (0 << 2)
1491
#define LVDS_B0B3_POWER_UP (3 << 2)
1492
1493
#define LVDS_PIPE_ENABLED(V, P) \
1494
(((V) & (LVDS_PIPE_MASK | LVDS_PORT_EN)) == ((P) << 30 | LVDS_PORT_EN))
1495
1496
/* Video Data Island Packet control */
1497
#define VIDEO_DIP_DATA 0x61178
1498
#define VIDEO_DIP_CTL 0x61170
1499
#define VIDEO_DIP_ENABLE (1 << 31)
1500
#define VIDEO_DIP_PORT_B (1 << 29)
1501
#define VIDEO_DIP_PORT_C (2 << 29)
1502
#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1503
#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1504
#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1505
#define VIDEO_DIP_SELECT_AVI (0 << 19)
1506
#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1507
#define VIDEO_DIP_SELECT_SPD (3 << 19)
1508
#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1509
#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1510
#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1511
1512
/* Panel power sequencing */
1513
#define PP_STATUS 0x61200
1514
#define PP_ON (1 << 31)
1515
/*
1516
* Indicates that all dependencies of the panel are on:
1517
*
1518
* - PLL enabled
1519
* - pipe enabled
1520
* - LVDS/DVOB/DVOC on
1521
*/
1522
#define PP_READY (1 << 30)
1523
#define PP_SEQUENCE_NONE (0 << 28)
1524
#define PP_SEQUENCE_ON (1 << 28)
1525
#define PP_SEQUENCE_OFF (2 << 28)
1526
#define PP_SEQUENCE_MASK 0x30000000
1527
#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1528
#define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
1529
#define PP_SEQUENCE_STATE_MASK 0x0000000f
1530
#define PP_CONTROL 0x61204
1531
#define POWER_TARGET_ON (1 << 0)
1532
#define PP_ON_DELAYS 0x61208
1533
#define PP_OFF_DELAYS 0x6120c
1534
#define PP_DIVISOR 0x61210
1535
1536
/* Panel fitting */
1537
#define PFIT_CONTROL 0x61230
1538
#define PFIT_ENABLE (1 << 31)
1539
#define PFIT_PIPE_MASK (3 << 29)
1540
#define PFIT_PIPE_SHIFT 29
1541
#define VERT_INTERP_DISABLE (0 << 10)
1542
#define VERT_INTERP_BILINEAR (1 << 10)
1543
#define VERT_INTERP_MASK (3 << 10)
1544
#define VERT_AUTO_SCALE (1 << 9)
1545
#define HORIZ_INTERP_DISABLE (0 << 6)
1546
#define HORIZ_INTERP_BILINEAR (1 << 6)
1547
#define HORIZ_INTERP_MASK (3 << 6)
1548
#define HORIZ_AUTO_SCALE (1 << 5)
1549
#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
1550
#define PFIT_FILTER_FUZZY (0 << 24)
1551
#define PFIT_SCALING_AUTO (0 << 26)
1552
#define PFIT_SCALING_PROGRAMMED (1 << 26)
1553
#define PFIT_SCALING_PILLAR (2 << 26)
1554
#define PFIT_SCALING_LETTER (3 << 26)
1555
#define PFIT_PGM_RATIOS 0x61234
1556
#define PFIT_VERT_SCALE_MASK 0xfff00000
1557
#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1558
/* Pre-965 */
1559
#define PFIT_VERT_SCALE_SHIFT 20
1560
#define PFIT_VERT_SCALE_MASK 0xfff00000
1561
#define PFIT_HORIZ_SCALE_SHIFT 4
1562
#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1563
/* 965+ */
1564
#define PFIT_VERT_SCALE_SHIFT_965 16
1565
#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1566
#define PFIT_HORIZ_SCALE_SHIFT_965 0
1567
#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1568
1569
#define PFIT_AUTO_RATIOS 0x61238
1570
1571
/* Backlight control */
1572
#define BLC_PWM_CTL 0x61254
1573
#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1574
#define BLC_PWM_CTL2 0x61250 /* 965+ only */
1575
#define BLM_COMBINATION_MODE (1 << 30)
1576
/*
1577
* This is the most significant 15 bits of the number of backlight cycles in a
1578
* complete cycle of the modulated backlight control.
1579
*
1580
* The actual value is this field multiplied by two.
1581
*/
1582
#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1583
#define BLM_LEGACY_MODE (1 << 16)
1584
/*
1585
* This is the number of cycles out of the backlight modulation cycle for which
1586
* the backlight is on.
1587
*
1588
* This field must be no greater than the number of cycles in the complete
1589
* backlight modulation cycle.
1590
*/
1591
#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1592
#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1593
1594
#define BLC_HIST_CTL 0x61260
1595
1596
/* TV port control */
1597
#define TV_CTL 0x68000
1598
/** Enables the TV encoder */
1599
# define TV_ENC_ENABLE (1 << 31)
1600
/** Sources the TV encoder input from pipe B instead of A. */
1601
# define TV_ENC_PIPEB_SELECT (1 << 30)
1602
/** Outputs composite video (DAC A only) */
1603
# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1604
/** Outputs SVideo video (DAC B/C) */
1605
# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1606
/** Outputs Component video (DAC A/B/C) */
1607
# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1608
/** Outputs Composite and SVideo (DAC A/B/C) */
1609
# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1610
# define TV_TRILEVEL_SYNC (1 << 21)
1611
/** Enables slow sync generation (945GM only) */
1612
# define TV_SLOW_SYNC (1 << 20)
1613
/** Selects 4x oversampling for 480i and 576p */
1614
# define TV_OVERSAMPLE_4X (0 << 18)
1615
/** Selects 2x oversampling for 720p and 1080i */
1616
# define TV_OVERSAMPLE_2X (1 << 18)
1617
/** Selects no oversampling for 1080p */
1618
# define TV_OVERSAMPLE_NONE (2 << 18)
1619
/** Selects 8x oversampling */
1620
# define TV_OVERSAMPLE_8X (3 << 18)
1621
/** Selects progressive mode rather than interlaced */
1622
# define TV_PROGRESSIVE (1 << 17)
1623
/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1624
# define TV_PAL_BURST (1 << 16)
1625
/** Field for setting delay of Y compared to C */
1626
# define TV_YC_SKEW_MASK (7 << 12)
1627
/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1628
# define TV_ENC_SDP_FIX (1 << 11)
1629
/**
1630
* Enables a fix for the 915GM only.
1631
*
1632
* Not sure what it does.
1633
*/
1634
# define TV_ENC_C0_FIX (1 << 10)
1635
/** Bits that must be preserved by software */
1636
# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
1637
# define TV_FUSE_STATE_MASK (3 << 4)
1638
/** Read-only state that reports all features enabled */
1639
# define TV_FUSE_STATE_ENABLED (0 << 4)
1640
/** Read-only state that reports that Macrovision is disabled in hardware*/
1641
# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1642
/** Read-only state that reports that TV-out is disabled in hardware. */
1643
# define TV_FUSE_STATE_DISABLED (2 << 4)
1644
/** Normal operation */
1645
# define TV_TEST_MODE_NORMAL (0 << 0)
1646
/** Encoder test pattern 1 - combo pattern */
1647
# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1648
/** Encoder test pattern 2 - full screen vertical 75% color bars */
1649
# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1650
/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1651
# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1652
/** Encoder test pattern 4 - random noise */
1653
# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1654
/** Encoder test pattern 5 - linear color ramps */
1655
# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1656
/**
1657
* This test mode forces the DACs to 50% of full output.
1658
*
1659
* This is used for load detection in combination with TVDAC_SENSE_MASK
1660
*/
1661
# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1662
# define TV_TEST_MODE_MASK (7 << 0)
1663
1664
#define TV_DAC 0x68004
1665
# define TV_DAC_SAVE 0x00ffff00
1666
/**
1667
* Reports that DAC state change logic has reported change (RO).
1668
*
1669
* This gets cleared when TV_DAC_STATE_EN is cleared
1670
*/
1671
# define TVDAC_STATE_CHG (1 << 31)
1672
# define TVDAC_SENSE_MASK (7 << 28)
1673
/** Reports that DAC A voltage is above the detect threshold */
1674
# define TVDAC_A_SENSE (1 << 30)
1675
/** Reports that DAC B voltage is above the detect threshold */
1676
# define TVDAC_B_SENSE (1 << 29)
1677
/** Reports that DAC C voltage is above the detect threshold */
1678
# define TVDAC_C_SENSE (1 << 28)
1679
/**
1680
* Enables DAC state detection logic, for load-based TV detection.
1681
*
1682
* The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1683
* to off, for load detection to work.
1684
*/
1685
# define TVDAC_STATE_CHG_EN (1 << 27)
1686
/** Sets the DAC A sense value to high */
1687
# define TVDAC_A_SENSE_CTL (1 << 26)
1688
/** Sets the DAC B sense value to high */
1689
# define TVDAC_B_SENSE_CTL (1 << 25)
1690
/** Sets the DAC C sense value to high */
1691
# define TVDAC_C_SENSE_CTL (1 << 24)
1692
/** Overrides the ENC_ENABLE and DAC voltage levels */
1693
# define DAC_CTL_OVERRIDE (1 << 7)
1694
/** Sets the slew rate. Must be preserved in software */
1695
# define ENC_TVDAC_SLEW_FAST (1 << 6)
1696
# define DAC_A_1_3_V (0 << 4)
1697
# define DAC_A_1_1_V (1 << 4)
1698
# define DAC_A_0_7_V (2 << 4)
1699
# define DAC_A_MASK (3 << 4)
1700
# define DAC_B_1_3_V (0 << 2)
1701
# define DAC_B_1_1_V (1 << 2)
1702
# define DAC_B_0_7_V (2 << 2)
1703
# define DAC_B_MASK (3 << 2)
1704
# define DAC_C_1_3_V (0 << 0)
1705
# define DAC_C_1_1_V (1 << 0)
1706
# define DAC_C_0_7_V (2 << 0)
1707
# define DAC_C_MASK (3 << 0)
1708
1709
/**
1710
* CSC coefficients are stored in a floating point format with 9 bits of
1711
* mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1712
* where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1713
* -1 (0x3) being the only legal negative value.
1714
*/
1715
#define TV_CSC_Y 0x68010
1716
# define TV_RY_MASK 0x07ff0000
1717
# define TV_RY_SHIFT 16
1718
# define TV_GY_MASK 0x00000fff
1719
# define TV_GY_SHIFT 0
1720
1721
#define TV_CSC_Y2 0x68014
1722
# define TV_BY_MASK 0x07ff0000
1723
# define TV_BY_SHIFT 16
1724
/**
1725
* Y attenuation for component video.
1726
*
1727
* Stored in 1.9 fixed point.
1728
*/
1729
# define TV_AY_MASK 0x000003ff
1730
# define TV_AY_SHIFT 0
1731
1732
#define TV_CSC_U 0x68018
1733
# define TV_RU_MASK 0x07ff0000
1734
# define TV_RU_SHIFT 16
1735
# define TV_GU_MASK 0x000007ff
1736
# define TV_GU_SHIFT 0
1737
1738
#define TV_CSC_U2 0x6801c
1739
# define TV_BU_MASK 0x07ff0000
1740
# define TV_BU_SHIFT 16
1741
/**
1742
* U attenuation for component video.
1743
*
1744
* Stored in 1.9 fixed point.
1745
*/
1746
# define TV_AU_MASK 0x000003ff
1747
# define TV_AU_SHIFT 0
1748
1749
#define TV_CSC_V 0x68020
1750
# define TV_RV_MASK 0x0fff0000
1751
# define TV_RV_SHIFT 16
1752
# define TV_GV_MASK 0x000007ff
1753
# define TV_GV_SHIFT 0
1754
1755
#define TV_CSC_V2 0x68024
1756
# define TV_BV_MASK 0x07ff0000
1757
# define TV_BV_SHIFT 16
1758
/**
1759
* V attenuation for component video.
1760
*
1761
* Stored in 1.9 fixed point.
1762
*/
1763
# define TV_AV_MASK 0x000007ff
1764
# define TV_AV_SHIFT 0
1765
1766
#define TV_CLR_KNOBS 0x68028
1767
/** 2s-complement brightness adjustment */
1768
# define TV_BRIGHTNESS_MASK 0xff000000
1769
# define TV_BRIGHTNESS_SHIFT 24
1770
/** Contrast adjustment, as a 2.6 unsigned floating point number */
1771
# define TV_CONTRAST_MASK 0x00ff0000
1772
# define TV_CONTRAST_SHIFT 16
1773
/** Saturation adjustment, as a 2.6 unsigned floating point number */
1774
# define TV_SATURATION_MASK 0x0000ff00
1775
# define TV_SATURATION_SHIFT 8
1776
/** Hue adjustment, as an integer phase angle in degrees */
1777
# define TV_HUE_MASK 0x000000ff
1778
# define TV_HUE_SHIFT 0
1779
1780
#define TV_CLR_LEVEL 0x6802c
1781
/** Controls the DAC level for black */
1782
# define TV_BLACK_LEVEL_MASK 0x01ff0000
1783
# define TV_BLACK_LEVEL_SHIFT 16
1784
/** Controls the DAC level for blanking */
1785
# define TV_BLANK_LEVEL_MASK 0x000001ff
1786
# define TV_BLANK_LEVEL_SHIFT 0
1787
1788
#define TV_H_CTL_1 0x68030
1789
/** Number of pixels in the hsync. */
1790
# define TV_HSYNC_END_MASK 0x1fff0000
1791
# define TV_HSYNC_END_SHIFT 16
1792
/** Total number of pixels minus one in the line (display and blanking). */
1793
# define TV_HTOTAL_MASK 0x00001fff
1794
# define TV_HTOTAL_SHIFT 0
1795
1796
#define TV_H_CTL_2 0x68034
1797
/** Enables the colorburst (needed for non-component color) */
1798
# define TV_BURST_ENA (1 << 31)
1799
/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1800
# define TV_HBURST_START_SHIFT 16
1801
# define TV_HBURST_START_MASK 0x1fff0000
1802
/** Length of the colorburst */
1803
# define TV_HBURST_LEN_SHIFT 0
1804
# define TV_HBURST_LEN_MASK 0x0001fff
1805
1806
#define TV_H_CTL_3 0x68038
1807
/** End of hblank, measured in pixels minus one from start of hsync */
1808
# define TV_HBLANK_END_SHIFT 16
1809
# define TV_HBLANK_END_MASK 0x1fff0000
1810
/** Start of hblank, measured in pixels minus one from start of hsync */
1811
# define TV_HBLANK_START_SHIFT 0
1812
# define TV_HBLANK_START_MASK 0x0001fff
1813
1814
#define TV_V_CTL_1 0x6803c
1815
/** XXX */
1816
# define TV_NBR_END_SHIFT 16
1817
# define TV_NBR_END_MASK 0x07ff0000
1818
/** XXX */
1819
# define TV_VI_END_F1_SHIFT 8
1820
# define TV_VI_END_F1_MASK 0x00003f00
1821
/** XXX */
1822
# define TV_VI_END_F2_SHIFT 0
1823
# define TV_VI_END_F2_MASK 0x0000003f
1824
1825
#define TV_V_CTL_2 0x68040
1826
/** Length of vsync, in half lines */
1827
# define TV_VSYNC_LEN_MASK 0x07ff0000
1828
# define TV_VSYNC_LEN_SHIFT 16
1829
/** Offset of the start of vsync in field 1, measured in one less than the
1830
* number of half lines.
1831
*/
1832
# define TV_VSYNC_START_F1_MASK 0x00007f00
1833
# define TV_VSYNC_START_F1_SHIFT 8
1834
/**
1835
* Offset of the start of vsync in field 2, measured in one less than the
1836
* number of half lines.
1837
*/
1838
# define TV_VSYNC_START_F2_MASK 0x0000007f
1839
# define TV_VSYNC_START_F2_SHIFT 0
1840
1841
#define TV_V_CTL_3 0x68044
1842
/** Enables generation of the equalization signal */
1843
# define TV_EQUAL_ENA (1 << 31)
1844
/** Length of vsync, in half lines */
1845
# define TV_VEQ_LEN_MASK 0x007f0000
1846
# define TV_VEQ_LEN_SHIFT 16
1847
/** Offset of the start of equalization in field 1, measured in one less than
1848
* the number of half lines.
1849
*/
1850
# define TV_VEQ_START_F1_MASK 0x0007f00
1851
# define TV_VEQ_START_F1_SHIFT 8
1852
/**
1853
* Offset of the start of equalization in field 2, measured in one less than
1854
* the number of half lines.
1855
*/
1856
# define TV_VEQ_START_F2_MASK 0x000007f
1857
# define TV_VEQ_START_F2_SHIFT 0
1858
1859
#define TV_V_CTL_4 0x68048
1860
/**
1861
* Offset to start of vertical colorburst, measured in one less than the
1862
* number of lines from vertical start.
1863
*/
1864
# define TV_VBURST_START_F1_MASK 0x003f0000
1865
# define TV_VBURST_START_F1_SHIFT 16
1866
/**
1867
* Offset to the end of vertical colorburst, measured in one less than the
1868
* number of lines from the start of NBR.
1869
*/
1870
# define TV_VBURST_END_F1_MASK 0x000000ff
1871
# define TV_VBURST_END_F1_SHIFT 0
1872
1873
#define TV_V_CTL_5 0x6804c
1874
/**
1875
* Offset to start of vertical colorburst, measured in one less than the
1876
* number of lines from vertical start.
1877
*/
1878
# define TV_VBURST_START_F2_MASK 0x003f0000
1879
# define TV_VBURST_START_F2_SHIFT 16
1880
/**
1881
* Offset to the end of vertical colorburst, measured in one less than the
1882
* number of lines from the start of NBR.
1883
*/
1884
# define TV_VBURST_END_F2_MASK 0x000000ff
1885
# define TV_VBURST_END_F2_SHIFT 0
1886
1887
#define TV_V_CTL_6 0x68050
1888
/**
1889
* Offset to start of vertical colorburst, measured in one less than the
1890
* number of lines from vertical start.
1891
*/
1892
# define TV_VBURST_START_F3_MASK 0x003f0000
1893
# define TV_VBURST_START_F3_SHIFT 16
1894
/**
1895
* Offset to the end of vertical colorburst, measured in one less than the
1896
* number of lines from the start of NBR.
1897
*/
1898
# define TV_VBURST_END_F3_MASK 0x000000ff
1899
# define TV_VBURST_END_F3_SHIFT 0
1900
1901
#define TV_V_CTL_7 0x68054
1902
/**
1903
* Offset to start of vertical colorburst, measured in one less than the
1904
* number of lines from vertical start.
1905
*/
1906
# define TV_VBURST_START_F4_MASK 0x003f0000
1907
# define TV_VBURST_START_F4_SHIFT 16
1908
/**
1909
* Offset to the end of vertical colorburst, measured in one less than the
1910
* number of lines from the start of NBR.
1911
*/
1912
# define TV_VBURST_END_F4_MASK 0x000000ff
1913
# define TV_VBURST_END_F4_SHIFT 0
1914
1915
#define TV_SC_CTL_1 0x68060
1916
/** Turns on the first subcarrier phase generation DDA */
1917
# define TV_SC_DDA1_EN (1 << 31)
1918
/** Turns on the first subcarrier phase generation DDA */
1919
# define TV_SC_DDA2_EN (1 << 30)
1920
/** Turns on the first subcarrier phase generation DDA */
1921
# define TV_SC_DDA3_EN (1 << 29)
1922
/** Sets the subcarrier DDA to reset frequency every other field */
1923
# define TV_SC_RESET_EVERY_2 (0 << 24)
1924
/** Sets the subcarrier DDA to reset frequency every fourth field */
1925
# define TV_SC_RESET_EVERY_4 (1 << 24)
1926
/** Sets the subcarrier DDA to reset frequency every eighth field */
1927
# define TV_SC_RESET_EVERY_8 (2 << 24)
1928
/** Sets the subcarrier DDA to never reset the frequency */
1929
# define TV_SC_RESET_NEVER (3 << 24)
1930
/** Sets the peak amplitude of the colorburst.*/
1931
# define TV_BURST_LEVEL_MASK 0x00ff0000
1932
# define TV_BURST_LEVEL_SHIFT 16
1933
/** Sets the increment of the first subcarrier phase generation DDA */
1934
# define TV_SCDDA1_INC_MASK 0x00000fff
1935
# define TV_SCDDA1_INC_SHIFT 0
1936
1937
#define TV_SC_CTL_2 0x68064
1938
/** Sets the rollover for the second subcarrier phase generation DDA */
1939
# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1940
# define TV_SCDDA2_SIZE_SHIFT 16
1941
/** Sets the increent of the second subcarrier phase generation DDA */
1942
# define TV_SCDDA2_INC_MASK 0x00007fff
1943
# define TV_SCDDA2_INC_SHIFT 0
1944
1945
#define TV_SC_CTL_3 0x68068
1946
/** Sets the rollover for the third subcarrier phase generation DDA */
1947
# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1948
# define TV_SCDDA3_SIZE_SHIFT 16
1949
/** Sets the increent of the third subcarrier phase generation DDA */
1950
# define TV_SCDDA3_INC_MASK 0x00007fff
1951
# define TV_SCDDA3_INC_SHIFT 0
1952
1953
#define TV_WIN_POS 0x68070
1954
/** X coordinate of the display from the start of horizontal active */
1955
# define TV_XPOS_MASK 0x1fff0000
1956
# define TV_XPOS_SHIFT 16
1957
/** Y coordinate of the display from the start of vertical active (NBR) */
1958
# define TV_YPOS_MASK 0x00000fff
1959
# define TV_YPOS_SHIFT 0
1960
1961
#define TV_WIN_SIZE 0x68074
1962
/** Horizontal size of the display window, measured in pixels*/
1963
# define TV_XSIZE_MASK 0x1fff0000
1964
# define TV_XSIZE_SHIFT 16
1965
/**
1966
* Vertical size of the display window, measured in pixels.
1967
*
1968
* Must be even for interlaced modes.
1969
*/
1970
# define TV_YSIZE_MASK 0x00000fff
1971
# define TV_YSIZE_SHIFT 0
1972
1973
#define TV_FILTER_CTL_1 0x68080
1974
/**
1975
* Enables automatic scaling calculation.
1976
*
1977
* If set, the rest of the registers are ignored, and the calculated values can
1978
* be read back from the register.
1979
*/
1980
# define TV_AUTO_SCALE (1 << 31)
1981
/**
1982
* Disables the vertical filter.
1983
*
1984
* This is required on modes more than 1024 pixels wide */
1985
# define TV_V_FILTER_BYPASS (1 << 29)
1986
/** Enables adaptive vertical filtering */
1987
# define TV_VADAPT (1 << 28)
1988
# define TV_VADAPT_MODE_MASK (3 << 26)
1989
/** Selects the least adaptive vertical filtering mode */
1990
# define TV_VADAPT_MODE_LEAST (0 << 26)
1991
/** Selects the moderately adaptive vertical filtering mode */
1992
# define TV_VADAPT_MODE_MODERATE (1 << 26)
1993
/** Selects the most adaptive vertical filtering mode */
1994
# define TV_VADAPT_MODE_MOST (3 << 26)
1995
/**
1996
* Sets the horizontal scaling factor.
1997
*
1998
* This should be the fractional part of the horizontal scaling factor divided
1999
* by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2000
*
2001
* (src width - 1) / ((oversample * dest width) - 1)
2002
*/
2003
# define TV_HSCALE_FRAC_MASK 0x00003fff
2004
# define TV_HSCALE_FRAC_SHIFT 0
2005
2006
#define TV_FILTER_CTL_2 0x68084
2007
/**
2008
* Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2009
*
2010
* TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2011
*/
2012
# define TV_VSCALE_INT_MASK 0x00038000
2013
# define TV_VSCALE_INT_SHIFT 15
2014
/**
2015
* Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2016
*
2017
* \sa TV_VSCALE_INT_MASK
2018
*/
2019
# define TV_VSCALE_FRAC_MASK 0x00007fff
2020
# define TV_VSCALE_FRAC_SHIFT 0
2021
2022
#define TV_FILTER_CTL_3 0x68088
2023
/**
2024
* Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2025
*
2026
* TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2027
*
2028
* For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2029
*/
2030
# define TV_VSCALE_IP_INT_MASK 0x00038000
2031
# define TV_VSCALE_IP_INT_SHIFT 15
2032
/**
2033
* Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2034
*
2035
* For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2036
*
2037
* \sa TV_VSCALE_IP_INT_MASK
2038
*/
2039
# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2040
# define TV_VSCALE_IP_FRAC_SHIFT 0
2041
2042
#define TV_CC_CONTROL 0x68090
2043
# define TV_CC_ENABLE (1 << 31)
2044
/**
2045
* Specifies which field to send the CC data in.
2046
*
2047
* CC data is usually sent in field 0.
2048
*/
2049
# define TV_CC_FID_MASK (1 << 27)
2050
# define TV_CC_FID_SHIFT 27
2051
/** Sets the horizontal position of the CC data. Usually 135. */
2052
# define TV_CC_HOFF_MASK 0x03ff0000
2053
# define TV_CC_HOFF_SHIFT 16
2054
/** Sets the vertical position of the CC data. Usually 21 */
2055
# define TV_CC_LINE_MASK 0x0000003f
2056
# define TV_CC_LINE_SHIFT 0
2057
2058
#define TV_CC_DATA 0x68094
2059
# define TV_CC_RDY (1 << 31)
2060
/** Second word of CC data to be transmitted. */
2061
# define TV_CC_DATA_2_MASK 0x007f0000
2062
# define TV_CC_DATA_2_SHIFT 16
2063
/** First word of CC data to be transmitted. */
2064
# define TV_CC_DATA_1_MASK 0x0000007f
2065
# define TV_CC_DATA_1_SHIFT 0
2066
2067
#define TV_H_LUMA_0 0x68100
2068
#define TV_H_LUMA_59 0x681ec
2069
#define TV_H_CHROMA_0 0x68200
2070
#define TV_H_CHROMA_59 0x682ec
2071
#define TV_V_LUMA_0 0x68300
2072
#define TV_V_LUMA_42 0x683a8
2073
#define TV_V_CHROMA_0 0x68400
2074
#define TV_V_CHROMA_42 0x684a8
2075
2076
/* Display Port */
2077
#define DP_A 0x64000 /* eDP */
2078
#define DP_B 0x64100
2079
#define DP_C 0x64200
2080
#define DP_D 0x64300
2081
2082
#define DP_PORT_EN (1 << 31)
2083
#define DP_PIPEB_SELECT (1 << 30)
2084
#define DP_PIPE_MASK (1 << 30)
2085
2086
#define DP_PIPE_ENABLED(V, P) \
2087
(((V) & (DP_PIPE_MASK | DP_PORT_EN)) == ((P) << 30 | DP_PORT_EN))
2088
2089
/* Link training mode - select a suitable mode for each stage */
2090
#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2091
#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2092
#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2093
#define DP_LINK_TRAIN_OFF (3 << 28)
2094
#define DP_LINK_TRAIN_MASK (3 << 28)
2095
#define DP_LINK_TRAIN_SHIFT 28
2096
2097
/* CPT Link training mode */
2098
#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2099
#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2100
#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2101
#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2102
#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2103
#define DP_LINK_TRAIN_SHIFT_CPT 8
2104
2105
/* Signal voltages. These are mostly controlled by the other end */
2106
#define DP_VOLTAGE_0_4 (0 << 25)
2107
#define DP_VOLTAGE_0_6 (1 << 25)
2108
#define DP_VOLTAGE_0_8 (2 << 25)
2109
#define DP_VOLTAGE_1_2 (3 << 25)
2110
#define DP_VOLTAGE_MASK (7 << 25)
2111
#define DP_VOLTAGE_SHIFT 25
2112
2113
/* Signal pre-emphasis levels, like voltages, the other end tells us what
2114
* they want
2115
*/
2116
#define DP_PRE_EMPHASIS_0 (0 << 22)
2117
#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2118
#define DP_PRE_EMPHASIS_6 (2 << 22)
2119
#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2120
#define DP_PRE_EMPHASIS_MASK (7 << 22)
2121
#define DP_PRE_EMPHASIS_SHIFT 22
2122
2123
/* How many wires to use. I guess 3 was too hard */
2124
#define DP_PORT_WIDTH_1 (0 << 19)
2125
#define DP_PORT_WIDTH_2 (1 << 19)
2126
#define DP_PORT_WIDTH_4 (3 << 19)
2127
#define DP_PORT_WIDTH_MASK (7 << 19)
2128
2129
/* Mystic DPCD version 1.1 special mode */
2130
#define DP_ENHANCED_FRAMING (1 << 18)
2131
2132
/* eDP */
2133
#define DP_PLL_FREQ_270MHZ (0 << 16)
2134
#define DP_PLL_FREQ_160MHZ (1 << 16)
2135
#define DP_PLL_FREQ_MASK (3 << 16)
2136
2137
/** locked once port is enabled */
2138
#define DP_PORT_REVERSAL (1 << 15)
2139
2140
/* eDP */
2141
#define DP_PLL_ENABLE (1 << 14)
2142
2143
/** sends the clock on lane 15 of the PEG for debug */
2144
#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2145
2146
#define DP_SCRAMBLING_DISABLE (1 << 12)
2147
#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
2148
2149
/** limit RGB values to avoid confusing TVs */
2150
#define DP_COLOR_RANGE_16_235 (1 << 8)
2151
2152
/** Turn on the audio link */
2153
#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2154
2155
/** vs and hs sync polarity */
2156
#define DP_SYNC_VS_HIGH (1 << 4)
2157
#define DP_SYNC_HS_HIGH (1 << 3)
2158
2159
/** A fantasy */
2160
#define DP_DETECTED (1 << 2)
2161
2162
/** The aux channel provides a way to talk to the
2163
* signal sink for DDC etc. Max packet size supported
2164
* is 20 bytes in each direction, hence the 5 fixed
2165
* data registers
2166
*/
2167
#define DPA_AUX_CH_CTL 0x64010
2168
#define DPA_AUX_CH_DATA1 0x64014
2169
#define DPA_AUX_CH_DATA2 0x64018
2170
#define DPA_AUX_CH_DATA3 0x6401c
2171
#define DPA_AUX_CH_DATA4 0x64020
2172
#define DPA_AUX_CH_DATA5 0x64024
2173
2174
#define DPB_AUX_CH_CTL 0x64110
2175
#define DPB_AUX_CH_DATA1 0x64114
2176
#define DPB_AUX_CH_DATA2 0x64118
2177
#define DPB_AUX_CH_DATA3 0x6411c
2178
#define DPB_AUX_CH_DATA4 0x64120
2179
#define DPB_AUX_CH_DATA5 0x64124
2180
2181
#define DPC_AUX_CH_CTL 0x64210
2182
#define DPC_AUX_CH_DATA1 0x64214
2183
#define DPC_AUX_CH_DATA2 0x64218
2184
#define DPC_AUX_CH_DATA3 0x6421c
2185
#define DPC_AUX_CH_DATA4 0x64220
2186
#define DPC_AUX_CH_DATA5 0x64224
2187
2188
#define DPD_AUX_CH_CTL 0x64310
2189
#define DPD_AUX_CH_DATA1 0x64314
2190
#define DPD_AUX_CH_DATA2 0x64318
2191
#define DPD_AUX_CH_DATA3 0x6431c
2192
#define DPD_AUX_CH_DATA4 0x64320
2193
#define DPD_AUX_CH_DATA5 0x64324
2194
2195
#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2196
#define DP_AUX_CH_CTL_DONE (1 << 30)
2197
#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2198
#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2199
#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2200
#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2201
#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2202
#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2203
#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2204
#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2205
#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2206
#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2207
#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2208
#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2209
#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2210
#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2211
#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2212
#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2213
#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2214
#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2215
#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2216
2217
/*
2218
* Computing GMCH M and N values for the Display Port link
2219
*
2220
* GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2221
*
2222
* ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2223
*
2224
* The GMCH value is used internally
2225
*
2226
* bytes_per_pixel is the number of bytes coming out of the plane,
2227
* which is after the LUTs, so we want the bytes for our color format.
2228
* For our current usage, this is always 3, one byte for R, G and B.
2229
*/
2230
#define _PIPEA_GMCH_DATA_M 0x70050
2231
#define _PIPEB_GMCH_DATA_M 0x71050
2232
2233
/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2234
#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2235
#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2236
2237
#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2238
2239
#define _PIPEA_GMCH_DATA_N 0x70054
2240
#define _PIPEB_GMCH_DATA_N 0x71054
2241
#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2242
2243
/*
2244
* Computing Link M and N values for the Display Port link
2245
*
2246
* Link M / N = pixel_clock / ls_clk
2247
*
2248
* (the DP spec calls pixel_clock the 'strm_clk')
2249
*
2250
* The Link value is transmitted in the Main Stream
2251
* Attributes and VB-ID.
2252
*/
2253
2254
#define _PIPEA_DP_LINK_M 0x70060
2255
#define _PIPEB_DP_LINK_M 0x71060
2256
#define PIPEA_DP_LINK_M_MASK (0xffffff)
2257
2258
#define _PIPEA_DP_LINK_N 0x70064
2259
#define _PIPEB_DP_LINK_N 0x71064
2260
#define PIPEA_DP_LINK_N_MASK (0xffffff)
2261
2262
#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2263
#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2264
#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2265
#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2266
2267
/* Display & cursor control */
2268
2269
/* Pipe A */
2270
#define _PIPEADSL 0x70000
2271
#define DSL_LINEMASK 0x00000fff
2272
#define _PIPEACONF 0x70008
2273
#define PIPECONF_ENABLE (1<<31)
2274
#define PIPECONF_DISABLE 0
2275
#define PIPECONF_DOUBLE_WIDE (1<<30)
2276
#define I965_PIPECONF_ACTIVE (1<<30)
2277
#define PIPECONF_SINGLE_WIDE 0
2278
#define PIPECONF_PIPE_UNLOCKED 0
2279
#define PIPECONF_PIPE_LOCKED (1<<25)
2280
#define PIPECONF_PALETTE 0
2281
#define PIPECONF_GAMMA (1<<24)
2282
#define PIPECONF_FORCE_BORDER (1<<25)
2283
#define PIPECONF_PROGRESSIVE (0 << 21)
2284
#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2285
#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
2286
#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
2287
#define PIPECONF_BPP_MASK (0x000000e0)
2288
#define PIPECONF_BPP_8 (0<<5)
2289
#define PIPECONF_BPP_10 (1<<5)
2290
#define PIPECONF_BPP_6 (2<<5)
2291
#define PIPECONF_BPP_12 (3<<5)
2292
#define PIPECONF_DITHER_EN (1<<4)
2293
#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2294
#define PIPECONF_DITHER_TYPE_SP (0<<2)
2295
#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2296
#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2297
#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
2298
#define _PIPEASTAT 0x70024
2299
#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2300
#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2301
#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2302
#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2303
#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2304
#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2305
#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2306
#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2307
#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2308
#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2309
#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2310
#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2311
#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2312
#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2313
#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2314
#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2315
#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2316
#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2317
#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2318
#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2319
#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2320
#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2321
#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2322
#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2323
#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2324
#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2325
#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2326
#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2327
#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
2328
#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
2329
#define PIPE_8BPC (0 << 5)
2330
#define PIPE_10BPC (1 << 5)
2331
#define PIPE_6BPC (2 << 5)
2332
#define PIPE_12BPC (3 << 5)
2333
2334
#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2335
#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2336
#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2337
#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2338
#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2339
#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
2340
2341
#define DSPARB 0x70030
2342
#define DSPARB_CSTART_MASK (0x7f << 7)
2343
#define DSPARB_CSTART_SHIFT 7
2344
#define DSPARB_BSTART_MASK (0x7f)
2345
#define DSPARB_BSTART_SHIFT 0
2346
#define DSPARB_BEND_SHIFT 9 /* on 855 */
2347
#define DSPARB_AEND_SHIFT 0
2348
2349
#define DSPFW1 0x70034
2350
#define DSPFW_SR_SHIFT 23
2351
#define DSPFW_SR_MASK (0x1ff<<23)
2352
#define DSPFW_CURSORB_SHIFT 16
2353
#define DSPFW_CURSORB_MASK (0x3f<<16)
2354
#define DSPFW_PLANEB_SHIFT 8
2355
#define DSPFW_PLANEB_MASK (0x7f<<8)
2356
#define DSPFW_PLANEA_MASK (0x7f)
2357
#define DSPFW2 0x70038
2358
#define DSPFW_CURSORA_MASK 0x00003f00
2359
#define DSPFW_CURSORA_SHIFT 8
2360
#define DSPFW_PLANEC_MASK (0x7f)
2361
#define DSPFW3 0x7003c
2362
#define DSPFW_HPLL_SR_EN (1<<31)
2363
#define DSPFW_CURSOR_SR_SHIFT 24
2364
#define PINEVIEW_SELF_REFRESH_EN (1<<30)
2365
#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2366
#define DSPFW_HPLL_CURSOR_SHIFT 16
2367
#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2368
#define DSPFW_HPLL_SR_MASK (0x1ff)
2369
2370
/* FIFO watermark sizes etc */
2371
#define G4X_FIFO_LINE_SIZE 64
2372
#define I915_FIFO_LINE_SIZE 64
2373
#define I830_FIFO_LINE_SIZE 32
2374
2375
#define G4X_FIFO_SIZE 127
2376
#define I965_FIFO_SIZE 512
2377
#define I945_FIFO_SIZE 127
2378
#define I915_FIFO_SIZE 95
2379
#define I855GM_FIFO_SIZE 127 /* In cachelines */
2380
#define I830_FIFO_SIZE 95
2381
2382
#define G4X_MAX_WM 0x3f
2383
#define I915_MAX_WM 0x3f
2384
2385
#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2386
#define PINEVIEW_FIFO_LINE_SIZE 64
2387
#define PINEVIEW_MAX_WM 0x1ff
2388
#define PINEVIEW_DFT_WM 0x3f
2389
#define PINEVIEW_DFT_HPLLOFF_WM 0
2390
#define PINEVIEW_GUARD_WM 10
2391
#define PINEVIEW_CURSOR_FIFO 64
2392
#define PINEVIEW_CURSOR_MAX_WM 0x3f
2393
#define PINEVIEW_CURSOR_DFT_WM 0
2394
#define PINEVIEW_CURSOR_GUARD_WM 5
2395
2396
#define I965_CURSOR_FIFO 64
2397
#define I965_CURSOR_MAX_WM 32
2398
#define I965_CURSOR_DFT_WM 8
2399
2400
/* define the Watermark register on Ironlake */
2401
#define WM0_PIPEA_ILK 0x45100
2402
#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2403
#define WM0_PIPE_PLANE_SHIFT 16
2404
#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2405
#define WM0_PIPE_SPRITE_SHIFT 8
2406
#define WM0_PIPE_CURSOR_MASK (0x1f)
2407
2408
#define WM0_PIPEB_ILK 0x45104
2409
#define WM1_LP_ILK 0x45108
2410
#define WM1_LP_SR_EN (1<<31)
2411
#define WM1_LP_LATENCY_SHIFT 24
2412
#define WM1_LP_LATENCY_MASK (0x7f<<24)
2413
#define WM1_LP_FBC_MASK (0xf<<20)
2414
#define WM1_LP_FBC_SHIFT 20
2415
#define WM1_LP_SR_MASK (0x1ff<<8)
2416
#define WM1_LP_SR_SHIFT 8
2417
#define WM1_LP_CURSOR_MASK (0x3f)
2418
#define WM2_LP_ILK 0x4510c
2419
#define WM2_LP_EN (1<<31)
2420
#define WM3_LP_ILK 0x45110
2421
#define WM3_LP_EN (1<<31)
2422
#define WM1S_LP_ILK 0x45120
2423
#define WM1S_LP_EN (1<<31)
2424
2425
/* Memory latency timer register */
2426
#define MLTR_ILK 0x11222
2427
#define MLTR_WM1_SHIFT 0
2428
#define MLTR_WM2_SHIFT 8
2429
/* the unit of memory self-refresh latency time is 0.5us */
2430
#define ILK_SRLT_MASK 0x3f
2431
#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2432
#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2433
#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
2434
2435
/* define the fifo size on Ironlake */
2436
#define ILK_DISPLAY_FIFO 128
2437
#define ILK_DISPLAY_MAXWM 64
2438
#define ILK_DISPLAY_DFTWM 8
2439
#define ILK_CURSOR_FIFO 32
2440
#define ILK_CURSOR_MAXWM 16
2441
#define ILK_CURSOR_DFTWM 8
2442
2443
#define ILK_DISPLAY_SR_FIFO 512
2444
#define ILK_DISPLAY_MAX_SRWM 0x1ff
2445
#define ILK_DISPLAY_DFT_SRWM 0x3f
2446
#define ILK_CURSOR_SR_FIFO 64
2447
#define ILK_CURSOR_MAX_SRWM 0x3f
2448
#define ILK_CURSOR_DFT_SRWM 8
2449
2450
#define ILK_FIFO_LINE_SIZE 64
2451
2452
/* define the WM info on Sandybridge */
2453
#define SNB_DISPLAY_FIFO 128
2454
#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2455
#define SNB_DISPLAY_DFTWM 8
2456
#define SNB_CURSOR_FIFO 32
2457
#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2458
#define SNB_CURSOR_DFTWM 8
2459
2460
#define SNB_DISPLAY_SR_FIFO 512
2461
#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2462
#define SNB_DISPLAY_DFT_SRWM 0x3f
2463
#define SNB_CURSOR_SR_FIFO 64
2464
#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2465
#define SNB_CURSOR_DFT_SRWM 8
2466
2467
#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2468
2469
#define SNB_FIFO_LINE_SIZE 64
2470
2471
2472
/* the address where we get all kinds of latency value */
2473
#define SSKPD 0x5d10
2474
#define SSKPD_WM_MASK 0x3f
2475
#define SSKPD_WM0_SHIFT 0
2476
#define SSKPD_WM1_SHIFT 8
2477
#define SSKPD_WM2_SHIFT 16
2478
#define SSKPD_WM3_SHIFT 24
2479
2480
#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2481
#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2482
#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2483
#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2484
#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2485
2486
/*
2487
* The two pipe frame counter registers are not synchronized, so
2488
* reading a stable value is somewhat tricky. The following code
2489
* should work:
2490
*
2491
* do {
2492
* high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2493
* PIPE_FRAME_HIGH_SHIFT;
2494
* low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2495
* PIPE_FRAME_LOW_SHIFT);
2496
* high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2497
* PIPE_FRAME_HIGH_SHIFT);
2498
* } while (high1 != high2);
2499
* frame = (high1 << 8) | low1;
2500
*/
2501
#define _PIPEAFRAMEHIGH 0x70040
2502
#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2503
#define PIPE_FRAME_HIGH_SHIFT 0
2504
#define _PIPEAFRAMEPIXEL 0x70044
2505
#define PIPE_FRAME_LOW_MASK 0xff000000
2506
#define PIPE_FRAME_LOW_SHIFT 24
2507
#define PIPE_PIXEL_MASK 0x00ffffff
2508
#define PIPE_PIXEL_SHIFT 0
2509
/* GM45+ just has to be different */
2510
#define _PIPEA_FRMCOUNT_GM45 0x70040
2511
#define _PIPEA_FLIPCOUNT_GM45 0x70044
2512
#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
2513
2514
/* Cursor A & B regs */
2515
#define _CURACNTR 0x70080
2516
/* Old style CUR*CNTR flags (desktop 8xx) */
2517
#define CURSOR_ENABLE 0x80000000
2518
#define CURSOR_GAMMA_ENABLE 0x40000000
2519
#define CURSOR_STRIDE_MASK 0x30000000
2520
#define CURSOR_FORMAT_SHIFT 24
2521
#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2522
#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2523
#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2524
#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2525
#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2526
#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2527
/* New style CUR*CNTR flags */
2528
#define CURSOR_MODE 0x27
2529
#define CURSOR_MODE_DISABLE 0x00
2530
#define CURSOR_MODE_64_32B_AX 0x07
2531
#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
2532
#define MCURSOR_PIPE_SELECT (1 << 28)
2533
#define MCURSOR_PIPE_A 0x00
2534
#define MCURSOR_PIPE_B (1 << 28)
2535
#define MCURSOR_GAMMA_ENABLE (1 << 26)
2536
#define _CURABASE 0x70084
2537
#define _CURAPOS 0x70088
2538
#define CURSOR_POS_MASK 0x007FF
2539
#define CURSOR_POS_SIGN 0x8000
2540
#define CURSOR_X_SHIFT 0
2541
#define CURSOR_Y_SHIFT 16
2542
#define CURSIZE 0x700a0
2543
#define _CURBCNTR 0x700c0
2544
#define _CURBBASE 0x700c4
2545
#define _CURBPOS 0x700c8
2546
2547
#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2548
#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2549
#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
2550
2551
/* Display A control */
2552
#define _DSPACNTR 0x70180
2553
#define DISPLAY_PLANE_ENABLE (1<<31)
2554
#define DISPLAY_PLANE_DISABLE 0
2555
#define DISPPLANE_GAMMA_ENABLE (1<<30)
2556
#define DISPPLANE_GAMMA_DISABLE 0
2557
#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2558
#define DISPPLANE_8BPP (0x2<<26)
2559
#define DISPPLANE_15_16BPP (0x4<<26)
2560
#define DISPPLANE_16BPP (0x5<<26)
2561
#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2562
#define DISPPLANE_32BPP (0x7<<26)
2563
#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
2564
#define DISPPLANE_STEREO_ENABLE (1<<25)
2565
#define DISPPLANE_STEREO_DISABLE 0
2566
#define DISPPLANE_SEL_PIPE_SHIFT 24
2567
#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
2568
#define DISPPLANE_SEL_PIPE_A 0
2569
#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
2570
#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2571
#define DISPPLANE_SRC_KEY_DISABLE 0
2572
#define DISPPLANE_LINE_DOUBLE (1<<20)
2573
#define DISPPLANE_NO_LINE_DOUBLE 0
2574
#define DISPPLANE_STEREO_POLARITY_FIRST 0
2575
#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
2576
#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
2577
#define DISPPLANE_TILED (1<<10)
2578
#define _DSPAADDR 0x70184
2579
#define _DSPASTRIDE 0x70188
2580
#define _DSPAPOS 0x7018C /* reserved */
2581
#define _DSPASIZE 0x70190
2582
#define _DSPASURF 0x7019C /* 965+ only */
2583
#define _DSPATILEOFF 0x701A4 /* 965+ only */
2584
2585
#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2586
#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2587
#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2588
#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2589
#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2590
#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2591
#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
2592
2593
/* VBIOS flags */
2594
#define SWF00 0x71410
2595
#define SWF01 0x71414
2596
#define SWF02 0x71418
2597
#define SWF03 0x7141c
2598
#define SWF04 0x71420
2599
#define SWF05 0x71424
2600
#define SWF06 0x71428
2601
#define SWF10 0x70410
2602
#define SWF11 0x70414
2603
#define SWF14 0x71420
2604
#define SWF30 0x72414
2605
#define SWF31 0x72418
2606
#define SWF32 0x7241c
2607
2608
/* Pipe B */
2609
#define _PIPEBDSL 0x71000
2610
#define _PIPEBCONF 0x71008
2611
#define _PIPEBSTAT 0x71024
2612
#define _PIPEBFRAMEHIGH 0x71040
2613
#define _PIPEBFRAMEPIXEL 0x71044
2614
#define _PIPEB_FRMCOUNT_GM45 0x71040
2615
#define _PIPEB_FLIPCOUNT_GM45 0x71044
2616
2617
2618
/* Display B control */
2619
#define _DSPBCNTR 0x71180
2620
#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2621
#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2622
#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2623
#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2624
#define _DSPBADDR 0x71184
2625
#define _DSPBSTRIDE 0x71188
2626
#define _DSPBPOS 0x7118C
2627
#define _DSPBSIZE 0x71190
2628
#define _DSPBSURF 0x7119C
2629
#define _DSPBTILEOFF 0x711A4
2630
2631
/* VBIOS regs */
2632
#define VGACNTRL 0x71400
2633
# define VGA_DISP_DISABLE (1 << 31)
2634
# define VGA_2X_MODE (1 << 30)
2635
# define VGA_PIPE_B_SELECT (1 << 29)
2636
2637
/* Ironlake */
2638
2639
#define CPU_VGACNTRL 0x41000
2640
2641
#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2642
#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2643
#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2644
#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2645
#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2646
#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2647
#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2648
#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2649
#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2650
2651
/* refresh rate hardware control */
2652
#define RR_HW_CTL 0x45300
2653
#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2654
#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2655
2656
#define FDI_PLL_BIOS_0 0x46000
2657
#define FDI_PLL_FB_CLOCK_MASK 0xff
2658
#define FDI_PLL_BIOS_1 0x46004
2659
#define FDI_PLL_BIOS_2 0x46008
2660
#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2661
#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2662
#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2663
2664
#define PCH_DSPCLK_GATE_D 0x42020
2665
# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2666
# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
2667
# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2668
# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2669
2670
#define PCH_3DCGDIS0 0x46020
2671
# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2672
# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2673
2674
#define PCH_3DCGDIS1 0x46024
2675
# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
2676
2677
#define FDI_PLL_FREQ_CTL 0x46030
2678
#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2679
#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2680
#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2681
2682
2683
#define _PIPEA_DATA_M1 0x60030
2684
#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2685
#define TU_SIZE_MASK 0x7e000000
2686
#define PIPE_DATA_M1_OFFSET 0
2687
#define _PIPEA_DATA_N1 0x60034
2688
#define PIPE_DATA_N1_OFFSET 0
2689
2690
#define _PIPEA_DATA_M2 0x60038
2691
#define PIPE_DATA_M2_OFFSET 0
2692
#define _PIPEA_DATA_N2 0x6003c
2693
#define PIPE_DATA_N2_OFFSET 0
2694
2695
#define _PIPEA_LINK_M1 0x60040
2696
#define PIPE_LINK_M1_OFFSET 0
2697
#define _PIPEA_LINK_N1 0x60044
2698
#define PIPE_LINK_N1_OFFSET 0
2699
2700
#define _PIPEA_LINK_M2 0x60048
2701
#define PIPE_LINK_M2_OFFSET 0
2702
#define _PIPEA_LINK_N2 0x6004c
2703
#define PIPE_LINK_N2_OFFSET 0
2704
2705
/* PIPEB timing regs are same start from 0x61000 */
2706
2707
#define _PIPEB_DATA_M1 0x61030
2708
#define _PIPEB_DATA_N1 0x61034
2709
2710
#define _PIPEB_DATA_M2 0x61038
2711
#define _PIPEB_DATA_N2 0x6103c
2712
2713
#define _PIPEB_LINK_M1 0x61040
2714
#define _PIPEB_LINK_N1 0x61044
2715
2716
#define _PIPEB_LINK_M2 0x61048
2717
#define _PIPEB_LINK_N2 0x6104c
2718
2719
#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
2720
#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
2721
#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
2722
#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
2723
#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
2724
#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
2725
#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
2726
#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
2727
2728
/* CPU panel fitter */
2729
/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
2730
#define _PFA_CTL_1 0x68080
2731
#define _PFB_CTL_1 0x68880
2732
#define PF_ENABLE (1<<31)
2733
#define PF_FILTER_MASK (3<<23)
2734
#define PF_FILTER_PROGRAMMED (0<<23)
2735
#define PF_FILTER_MED_3x3 (1<<23)
2736
#define PF_FILTER_EDGE_ENHANCE (2<<23)
2737
#define PF_FILTER_EDGE_SOFTEN (3<<23)
2738
#define _PFA_WIN_SZ 0x68074
2739
#define _PFB_WIN_SZ 0x68874
2740
#define _PFA_WIN_POS 0x68070
2741
#define _PFB_WIN_POS 0x68870
2742
#define _PFA_VSCALE 0x68084
2743
#define _PFB_VSCALE 0x68884
2744
#define _PFA_HSCALE 0x68090
2745
#define _PFB_HSCALE 0x68890
2746
2747
#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
2748
#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
2749
#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
2750
#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
2751
#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
2752
2753
/* legacy palette */
2754
#define _LGC_PALETTE_A 0x4a000
2755
#define _LGC_PALETTE_B 0x4a800
2756
#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
2757
2758
/* interrupts */
2759
#define DE_MASTER_IRQ_CONTROL (1 << 31)
2760
#define DE_SPRITEB_FLIP_DONE (1 << 29)
2761
#define DE_SPRITEA_FLIP_DONE (1 << 28)
2762
#define DE_PLANEB_FLIP_DONE (1 << 27)
2763
#define DE_PLANEA_FLIP_DONE (1 << 26)
2764
#define DE_PCU_EVENT (1 << 25)
2765
#define DE_GTT_FAULT (1 << 24)
2766
#define DE_POISON (1 << 23)
2767
#define DE_PERFORM_COUNTER (1 << 22)
2768
#define DE_PCH_EVENT (1 << 21)
2769
#define DE_AUX_CHANNEL_A (1 << 20)
2770
#define DE_DP_A_HOTPLUG (1 << 19)
2771
#define DE_GSE (1 << 18)
2772
#define DE_PIPEB_VBLANK (1 << 15)
2773
#define DE_PIPEB_EVEN_FIELD (1 << 14)
2774
#define DE_PIPEB_ODD_FIELD (1 << 13)
2775
#define DE_PIPEB_LINE_COMPARE (1 << 12)
2776
#define DE_PIPEB_VSYNC (1 << 11)
2777
#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2778
#define DE_PIPEA_VBLANK (1 << 7)
2779
#define DE_PIPEA_EVEN_FIELD (1 << 6)
2780
#define DE_PIPEA_ODD_FIELD (1 << 5)
2781
#define DE_PIPEA_LINE_COMPARE (1 << 4)
2782
#define DE_PIPEA_VSYNC (1 << 3)
2783
#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2784
2785
/* More Ivybridge lolz */
2786
#define DE_ERR_DEBUG_IVB (1<<30)
2787
#define DE_GSE_IVB (1<<29)
2788
#define DE_PCH_EVENT_IVB (1<<28)
2789
#define DE_DP_A_HOTPLUG_IVB (1<<27)
2790
#define DE_AUX_CHANNEL_A_IVB (1<<26)
2791
#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
2792
#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
2793
#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
2794
#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
2795
#define DE_PIPEB_VBLANK_IVB (1<<5)
2796
#define DE_PIPEA_VBLANK_IVB (1<<0)
2797
2798
#define DEISR 0x44000
2799
#define DEIMR 0x44004
2800
#define DEIIR 0x44008
2801
#define DEIER 0x4400c
2802
2803
/* GT interrupt */
2804
#define GT_PIPE_NOTIFY (1 << 4)
2805
#define GT_SYNC_STATUS (1 << 2)
2806
#define GT_USER_INTERRUPT (1 << 0)
2807
#define GT_BSD_USER_INTERRUPT (1 << 5)
2808
#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
2809
#define GT_BLT_USER_INTERRUPT (1 << 22)
2810
2811
#define GTISR 0x44010
2812
#define GTIMR 0x44014
2813
#define GTIIR 0x44018
2814
#define GTIER 0x4401c
2815
2816
#define ILK_DISPLAY_CHICKEN2 0x42004
2817
/* Required on all Ironlake and Sandybridge according to the B-Spec. */
2818
#define ILK_ELPIN_409_SELECT (1 << 25)
2819
#define ILK_DPARB_GATE (1<<22)
2820
#define ILK_VSDPFD_FULL (1<<21)
2821
#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
2822
#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
2823
#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
2824
#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
2825
#define ILK_HDCP_DISABLE (1<<25)
2826
#define ILK_eDP_A_DISABLE (1<<24)
2827
#define ILK_DESKTOP (1<<23)
2828
#define ILK_DSPCLK_GATE 0x42020
2829
#define IVB_VRHUNIT_CLK_GATE (1<<28)
2830
#define ILK_DPARB_CLK_GATE (1<<5)
2831
#define ILK_DPFD_CLK_GATE (1<<7)
2832
2833
/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2834
#define ILK_CLK_FBC (1<<7)
2835
#define ILK_DPFC_DIS1 (1<<8)
2836
#define ILK_DPFC_DIS2 (1<<9)
2837
2838
#define DISP_ARB_CTL 0x45000
2839
#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
2840
#define DISP_FBC_WM_DIS (1<<15)
2841
2842
/* PCH */
2843
2844
/* south display engine interrupt */
2845
#define SDE_AUDIO_POWER_D (1 << 27)
2846
#define SDE_AUDIO_POWER_C (1 << 26)
2847
#define SDE_AUDIO_POWER_B (1 << 25)
2848
#define SDE_AUDIO_POWER_SHIFT (25)
2849
#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
2850
#define SDE_GMBUS (1 << 24)
2851
#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
2852
#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
2853
#define SDE_AUDIO_HDCP_MASK (3 << 22)
2854
#define SDE_AUDIO_TRANSB (1 << 21)
2855
#define SDE_AUDIO_TRANSA (1 << 20)
2856
#define SDE_AUDIO_TRANS_MASK (3 << 20)
2857
#define SDE_POISON (1 << 19)
2858
/* 18 reserved */
2859
#define SDE_FDI_RXB (1 << 17)
2860
#define SDE_FDI_RXA (1 << 16)
2861
#define SDE_FDI_MASK (3 << 16)
2862
#define SDE_AUXD (1 << 15)
2863
#define SDE_AUXC (1 << 14)
2864
#define SDE_AUXB (1 << 13)
2865
#define SDE_AUX_MASK (7 << 13)
2866
/* 12 reserved */
2867
#define SDE_CRT_HOTPLUG (1 << 11)
2868
#define SDE_PORTD_HOTPLUG (1 << 10)
2869
#define SDE_PORTC_HOTPLUG (1 << 9)
2870
#define SDE_PORTB_HOTPLUG (1 << 8)
2871
#define SDE_SDVOB_HOTPLUG (1 << 6)
2872
#define SDE_HOTPLUG_MASK (0xf << 8)
2873
#define SDE_TRANSB_CRC_DONE (1 << 5)
2874
#define SDE_TRANSB_CRC_ERR (1 << 4)
2875
#define SDE_TRANSB_FIFO_UNDER (1 << 3)
2876
#define SDE_TRANSA_CRC_DONE (1 << 2)
2877
#define SDE_TRANSA_CRC_ERR (1 << 1)
2878
#define SDE_TRANSA_FIFO_UNDER (1 << 0)
2879
#define SDE_TRANS_MASK (0x3f)
2880
/* CPT */
2881
#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2882
#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2883
#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2884
#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2885
#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
2886
SDE_PORTD_HOTPLUG_CPT | \
2887
SDE_PORTC_HOTPLUG_CPT | \
2888
SDE_PORTB_HOTPLUG_CPT)
2889
2890
#define SDEISR 0xc4000
2891
#define SDEIMR 0xc4004
2892
#define SDEIIR 0xc4008
2893
#define SDEIER 0xc400c
2894
2895
/* digital port hotplug */
2896
#define PCH_PORT_HOTPLUG 0xc4030
2897
#define PORTD_HOTPLUG_ENABLE (1 << 20)
2898
#define PORTD_PULSE_DURATION_2ms (0)
2899
#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2900
#define PORTD_PULSE_DURATION_6ms (2 << 18)
2901
#define PORTD_PULSE_DURATION_100ms (3 << 18)
2902
#define PORTD_HOTPLUG_NO_DETECT (0)
2903
#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2904
#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2905
#define PORTC_HOTPLUG_ENABLE (1 << 12)
2906
#define PORTC_PULSE_DURATION_2ms (0)
2907
#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2908
#define PORTC_PULSE_DURATION_6ms (2 << 10)
2909
#define PORTC_PULSE_DURATION_100ms (3 << 10)
2910
#define PORTC_HOTPLUG_NO_DETECT (0)
2911
#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2912
#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2913
#define PORTB_HOTPLUG_ENABLE (1 << 4)
2914
#define PORTB_PULSE_DURATION_2ms (0)
2915
#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2916
#define PORTB_PULSE_DURATION_6ms (2 << 2)
2917
#define PORTB_PULSE_DURATION_100ms (3 << 2)
2918
#define PORTB_HOTPLUG_NO_DETECT (0)
2919
#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2920
#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2921
2922
#define PCH_GPIOA 0xc5010
2923
#define PCH_GPIOB 0xc5014
2924
#define PCH_GPIOC 0xc5018
2925
#define PCH_GPIOD 0xc501c
2926
#define PCH_GPIOE 0xc5020
2927
#define PCH_GPIOF 0xc5024
2928
2929
#define PCH_GMBUS0 0xc5100
2930
#define PCH_GMBUS1 0xc5104
2931
#define PCH_GMBUS2 0xc5108
2932
#define PCH_GMBUS3 0xc510c
2933
#define PCH_GMBUS4 0xc5110
2934
#define PCH_GMBUS5 0xc5120
2935
2936
#define _PCH_DPLL_A 0xc6014
2937
#define _PCH_DPLL_B 0xc6018
2938
#define PCH_DPLL(pipe) _PIPE(pipe, _PCH_DPLL_A, _PCH_DPLL_B)
2939
2940
#define _PCH_FPA0 0xc6040
2941
#define FP_CB_TUNE (0x3<<22)
2942
#define _PCH_FPA1 0xc6044
2943
#define _PCH_FPB0 0xc6048
2944
#define _PCH_FPB1 0xc604c
2945
#define PCH_FP0(pipe) _PIPE(pipe, _PCH_FPA0, _PCH_FPB0)
2946
#define PCH_FP1(pipe) _PIPE(pipe, _PCH_FPA1, _PCH_FPB1)
2947
2948
#define PCH_DPLL_TEST 0xc606c
2949
2950
#define PCH_DREF_CONTROL 0xC6200
2951
#define DREF_CONTROL_MASK 0x7fc3
2952
#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2953
#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2954
#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2955
#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2956
#define DREF_SSC_SOURCE_DISABLE (0<<11)
2957
#define DREF_SSC_SOURCE_ENABLE (2<<11)
2958
#define DREF_SSC_SOURCE_MASK (3<<11)
2959
#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2960
#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2961
#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
2962
#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
2963
#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2964
#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2965
#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
2966
#define DREF_SSC4_DOWNSPREAD (0<<6)
2967
#define DREF_SSC4_CENTERSPREAD (1<<6)
2968
#define DREF_SSC1_DISABLE (0<<1)
2969
#define DREF_SSC1_ENABLE (1<<1)
2970
#define DREF_SSC4_DISABLE (0)
2971
#define DREF_SSC4_ENABLE (1)
2972
2973
#define PCH_RAWCLK_FREQ 0xc6204
2974
#define FDL_TP1_TIMER_SHIFT 12
2975
#define FDL_TP1_TIMER_MASK (3<<12)
2976
#define FDL_TP2_TIMER_SHIFT 10
2977
#define FDL_TP2_TIMER_MASK (3<<10)
2978
#define RAWCLK_FREQ_MASK 0x3ff
2979
2980
#define PCH_DPLL_TMR_CFG 0xc6208
2981
2982
#define PCH_SSC4_PARMS 0xc6210
2983
#define PCH_SSC4_AUX_PARMS 0xc6214
2984
2985
#define PCH_DPLL_SEL 0xc7000
2986
#define TRANSA_DPLL_ENABLE (1<<3)
2987
#define TRANSA_DPLLB_SEL (1<<0)
2988
#define TRANSA_DPLLA_SEL 0
2989
#define TRANSB_DPLL_ENABLE (1<<7)
2990
#define TRANSB_DPLLB_SEL (1<<4)
2991
#define TRANSB_DPLLA_SEL (0)
2992
#define TRANSC_DPLL_ENABLE (1<<11)
2993
#define TRANSC_DPLLB_SEL (1<<8)
2994
#define TRANSC_DPLLA_SEL (0)
2995
2996
/* transcoder */
2997
2998
#define _TRANS_HTOTAL_A 0xe0000
2999
#define TRANS_HTOTAL_SHIFT 16
3000
#define TRANS_HACTIVE_SHIFT 0
3001
#define _TRANS_HBLANK_A 0xe0004
3002
#define TRANS_HBLANK_END_SHIFT 16
3003
#define TRANS_HBLANK_START_SHIFT 0
3004
#define _TRANS_HSYNC_A 0xe0008
3005
#define TRANS_HSYNC_END_SHIFT 16
3006
#define TRANS_HSYNC_START_SHIFT 0
3007
#define _TRANS_VTOTAL_A 0xe000c
3008
#define TRANS_VTOTAL_SHIFT 16
3009
#define TRANS_VACTIVE_SHIFT 0
3010
#define _TRANS_VBLANK_A 0xe0010
3011
#define TRANS_VBLANK_END_SHIFT 16
3012
#define TRANS_VBLANK_START_SHIFT 0
3013
#define _TRANS_VSYNC_A 0xe0014
3014
#define TRANS_VSYNC_END_SHIFT 16
3015
#define TRANS_VSYNC_START_SHIFT 0
3016
3017
#define _TRANSA_DATA_M1 0xe0030
3018
#define _TRANSA_DATA_N1 0xe0034
3019
#define _TRANSA_DATA_M2 0xe0038
3020
#define _TRANSA_DATA_N2 0xe003c
3021
#define _TRANSA_DP_LINK_M1 0xe0040
3022
#define _TRANSA_DP_LINK_N1 0xe0044
3023
#define _TRANSA_DP_LINK_M2 0xe0048
3024
#define _TRANSA_DP_LINK_N2 0xe004c
3025
3026
#define _TRANS_HTOTAL_B 0xe1000
3027
#define _TRANS_HBLANK_B 0xe1004
3028
#define _TRANS_HSYNC_B 0xe1008
3029
#define _TRANS_VTOTAL_B 0xe100c
3030
#define _TRANS_VBLANK_B 0xe1010
3031
#define _TRANS_VSYNC_B 0xe1014
3032
3033
#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3034
#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3035
#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3036
#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3037
#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3038
#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
3039
3040
#define _TRANSB_DATA_M1 0xe1030
3041
#define _TRANSB_DATA_N1 0xe1034
3042
#define _TRANSB_DATA_M2 0xe1038
3043
#define _TRANSB_DATA_N2 0xe103c
3044
#define _TRANSB_DP_LINK_M1 0xe1040
3045
#define _TRANSB_DP_LINK_N1 0xe1044
3046
#define _TRANSB_DP_LINK_M2 0xe1048
3047
#define _TRANSB_DP_LINK_N2 0xe104c
3048
3049
#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3050
#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3051
#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3052
#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3053
#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3054
#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3055
#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3056
#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3057
3058
#define _TRANSACONF 0xf0008
3059
#define _TRANSBCONF 0xf1008
3060
#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
3061
#define TRANS_DISABLE (0<<31)
3062
#define TRANS_ENABLE (1<<31)
3063
#define TRANS_STATE_MASK (1<<30)
3064
#define TRANS_STATE_DISABLE (0<<30)
3065
#define TRANS_STATE_ENABLE (1<<30)
3066
#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3067
#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3068
#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3069
#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3070
#define TRANS_DP_AUDIO_ONLY (1<<26)
3071
#define TRANS_DP_VIDEO_AUDIO (0<<26)
3072
#define TRANS_PROGRESSIVE (0<<21)
3073
#define TRANS_8BPC (0<<5)
3074
#define TRANS_10BPC (1<<5)
3075
#define TRANS_6BPC (2<<5)
3076
#define TRANS_12BPC (3<<5)
3077
3078
#define SOUTH_CHICKEN2 0xc2004
3079
#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3080
3081
#define _FDI_RXA_CHICKEN 0xc200c
3082
#define _FDI_RXB_CHICKEN 0xc2010
3083
#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3084
#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
3085
#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
3086
3087
#define SOUTH_DSPCLK_GATE_D 0xc2020
3088
#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3089
3090
/* CPU: FDI_TX */
3091
#define _FDI_TXA_CTL 0x60100
3092
#define _FDI_TXB_CTL 0x61100
3093
#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
3094
#define FDI_TX_DISABLE (0<<31)
3095
#define FDI_TX_ENABLE (1<<31)
3096
#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3097
#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3098
#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3099
#define FDI_LINK_TRAIN_NONE (3<<28)
3100
#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3101
#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3102
#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3103
#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3104
#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3105
#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3106
#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3107
#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
3108
/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3109
SNB has different settings. */
3110
/* SNB A-stepping */
3111
#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3112
#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3113
#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3114
#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3115
/* SNB B-stepping */
3116
#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3117
#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3118
#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3119
#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3120
#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
3121
#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3122
#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3123
#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3124
#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3125
#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
3126
/* Ironlake: hardwired to 1 */
3127
#define FDI_TX_PLL_ENABLE (1<<14)
3128
3129
/* Ivybridge has different bits for lolz */
3130
#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3131
#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3132
#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3133
#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3134
3135
/* both Tx and Rx */
3136
#define FDI_LINK_TRAIN_AUTO (1<<10)
3137
#define FDI_SCRAMBLING_ENABLE (0<<7)
3138
#define FDI_SCRAMBLING_DISABLE (1<<7)
3139
3140
/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
3141
#define _FDI_RXA_CTL 0xf000c
3142
#define _FDI_RXB_CTL 0xf100c
3143
#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
3144
#define FDI_RX_ENABLE (1<<31)
3145
/* train, dp width same as FDI_TX */
3146
#define FDI_FS_ERRC_ENABLE (1<<27)
3147
#define FDI_FE_ERRC_ENABLE (1<<26)
3148
#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3149
#define FDI_8BPC (0<<16)
3150
#define FDI_10BPC (1<<16)
3151
#define FDI_6BPC (2<<16)
3152
#define FDI_12BPC (3<<16)
3153
#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3154
#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3155
#define FDI_RX_PLL_ENABLE (1<<13)
3156
#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3157
#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3158
#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3159
#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3160
#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
3161
#define FDI_PCDCLK (1<<4)
3162
/* CPT */
3163
#define FDI_AUTO_TRAINING (1<<10)
3164
#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3165
#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3166
#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3167
#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3168
#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
3169
3170
#define _FDI_RXA_MISC 0xf0010
3171
#define _FDI_RXB_MISC 0xf1010
3172
#define _FDI_RXA_TUSIZE1 0xf0030
3173
#define _FDI_RXA_TUSIZE2 0xf0038
3174
#define _FDI_RXB_TUSIZE1 0xf1030
3175
#define _FDI_RXB_TUSIZE2 0xf1038
3176
#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3177
#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3178
#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
3179
3180
/* FDI_RX interrupt register format */
3181
#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3182
#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3183
#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3184
#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3185
#define FDI_RX_FS_CODE_ERR (1<<6)
3186
#define FDI_RX_FE_CODE_ERR (1<<5)
3187
#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3188
#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3189
#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3190
#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3191
#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3192
3193
#define _FDI_RXA_IIR 0xf0014
3194
#define _FDI_RXA_IMR 0xf0018
3195
#define _FDI_RXB_IIR 0xf1014
3196
#define _FDI_RXB_IMR 0xf1018
3197
#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3198
#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
3199
3200
#define FDI_PLL_CTL_1 0xfe000
3201
#define FDI_PLL_CTL_2 0xfe004
3202
3203
/* CRT */
3204
#define PCH_ADPA 0xe1100
3205
#define ADPA_TRANS_SELECT_MASK (1<<30)
3206
#define ADPA_TRANS_A_SELECT 0
3207
#define ADPA_TRANS_B_SELECT (1<<30)
3208
#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3209
#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3210
#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3211
#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3212
#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3213
#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3214
#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3215
#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3216
#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3217
#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3218
#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3219
#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3220
#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3221
#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3222
#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3223
#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3224
#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3225
#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3226
#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3227
3228
#define ADPA_PIPE_ENABLED(V, P) \
3229
(((V) & (ADPA_TRANS_SELECT_MASK | ADPA_DAC_ENABLE)) == ((P) << 30 | ADPA_DAC_ENABLE))
3230
3231
/* or SDVOB */
3232
#define HDMIB 0xe1140
3233
#define PORT_ENABLE (1 << 31)
3234
#define TRANSCODER_A (0)
3235
#define TRANSCODER_B (1 << 30)
3236
#define TRANSCODER_MASK (1 << 30)
3237
#define COLOR_FORMAT_8bpc (0)
3238
#define COLOR_FORMAT_12bpc (3 << 26)
3239
#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3240
#define SDVO_ENCODING (0)
3241
#define TMDS_ENCODING (2 << 10)
3242
#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
3243
/* CPT */
3244
#define HDMI_MODE_SELECT (1 << 9)
3245
#define DVI_MODE_SELECT (0)
3246
#define SDVOB_BORDER_ENABLE (1 << 7)
3247
#define AUDIO_ENABLE (1 << 6)
3248
#define VSYNC_ACTIVE_HIGH (1 << 4)
3249
#define HSYNC_ACTIVE_HIGH (1 << 3)
3250
#define PORT_DETECTED (1 << 2)
3251
3252
#define HDMI_PIPE_ENABLED(V, P) \
3253
(((V) & (TRANSCODER_MASK | PORT_ENABLE)) == ((P) << 30 | PORT_ENABLE))
3254
3255
/* PCH SDVOB multiplex with HDMIB */
3256
#define PCH_SDVOB HDMIB
3257
3258
#define HDMIC 0xe1150
3259
#define HDMID 0xe1160
3260
3261
#define PCH_LVDS 0xe1180
3262
#define LVDS_DETECTED (1 << 1)
3263
3264
#define BLC_PWM_CPU_CTL2 0x48250
3265
#define PWM_ENABLE (1 << 31)
3266
#define PWM_PIPE_A (0 << 29)
3267
#define PWM_PIPE_B (1 << 29)
3268
#define BLC_PWM_CPU_CTL 0x48254
3269
3270
#define BLC_PWM_PCH_CTL1 0xc8250
3271
#define PWM_PCH_ENABLE (1 << 31)
3272
#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3273
#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3274
#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3275
#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3276
3277
#define BLC_PWM_PCH_CTL2 0xc8254
3278
3279
#define PCH_PP_STATUS 0xc7200
3280
#define PCH_PP_CONTROL 0xc7204
3281
#define PANEL_UNLOCK_REGS (0xabcd << 16)
3282
#define EDP_FORCE_VDD (1 << 3)
3283
#define EDP_BLC_ENABLE (1 << 2)
3284
#define PANEL_POWER_RESET (1 << 1)
3285
#define PANEL_POWER_OFF (0 << 0)
3286
#define PANEL_POWER_ON (1 << 0)
3287
#define PCH_PP_ON_DELAYS 0xc7208
3288
#define EDP_PANEL (1 << 30)
3289
#define PCH_PP_OFF_DELAYS 0xc720c
3290
#define PCH_PP_DIVISOR 0xc7210
3291
3292
#define PCH_DP_B 0xe4100
3293
#define PCH_DPB_AUX_CH_CTL 0xe4110
3294
#define PCH_DPB_AUX_CH_DATA1 0xe4114
3295
#define PCH_DPB_AUX_CH_DATA2 0xe4118
3296
#define PCH_DPB_AUX_CH_DATA3 0xe411c
3297
#define PCH_DPB_AUX_CH_DATA4 0xe4120
3298
#define PCH_DPB_AUX_CH_DATA5 0xe4124
3299
3300
#define PCH_DP_C 0xe4200
3301
#define PCH_DPC_AUX_CH_CTL 0xe4210
3302
#define PCH_DPC_AUX_CH_DATA1 0xe4214
3303
#define PCH_DPC_AUX_CH_DATA2 0xe4218
3304
#define PCH_DPC_AUX_CH_DATA3 0xe421c
3305
#define PCH_DPC_AUX_CH_DATA4 0xe4220
3306
#define PCH_DPC_AUX_CH_DATA5 0xe4224
3307
3308
#define PCH_DP_D 0xe4300
3309
#define PCH_DPD_AUX_CH_CTL 0xe4310
3310
#define PCH_DPD_AUX_CH_DATA1 0xe4314
3311
#define PCH_DPD_AUX_CH_DATA2 0xe4318
3312
#define PCH_DPD_AUX_CH_DATA3 0xe431c
3313
#define PCH_DPD_AUX_CH_DATA4 0xe4320
3314
#define PCH_DPD_AUX_CH_DATA5 0xe4324
3315
3316
/* CPT */
3317
#define PORT_TRANS_A_SEL_CPT 0
3318
#define PORT_TRANS_B_SEL_CPT (1<<29)
3319
#define PORT_TRANS_C_SEL_CPT (2<<29)
3320
#define PORT_TRANS_SEL_MASK (3<<29)
3321
3322
#define TRANS_DP_CTL_A 0xe0300
3323
#define TRANS_DP_CTL_B 0xe1300
3324
#define TRANS_DP_CTL_C 0xe2300
3325
#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
3326
#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3327
#define TRANS_DP_PORT_SEL_B (0<<29)
3328
#define TRANS_DP_PORT_SEL_C (1<<29)
3329
#define TRANS_DP_PORT_SEL_D (2<<29)
3330
#define TRANS_DP_PORT_SEL_NONE (3<<29)
3331
#define TRANS_DP_PORT_SEL_MASK (3<<29)
3332
#define TRANS_DP_AUDIO_ONLY (1<<26)
3333
#define TRANS_DP_ENH_FRAMING (1<<18)
3334
#define TRANS_DP_8BPC (0<<9)
3335
#define TRANS_DP_10BPC (1<<9)
3336
#define TRANS_DP_6BPC (2<<9)
3337
#define TRANS_DP_12BPC (3<<9)
3338
#define TRANS_DP_BPC_MASK (3<<9)
3339
#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3340
#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3341
#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3342
#define TRANS_DP_HSYNC_ACTIVE_LOW 0
3343
#define TRANS_DP_SYNC_MASK (3<<3)
3344
3345
/* SNB eDP training params */
3346
/* SNB A-stepping */
3347
#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3348
#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3349
#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3350
#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3351
/* SNB B-stepping */
3352
#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3353
#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3354
#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3355
#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3356
#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
3357
#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3358
3359
#define FORCEWAKE 0xA18C
3360
#define FORCEWAKE_ACK 0x130090
3361
3362
#define GT_FIFO_FREE_ENTRIES 0x120008
3363
3364
#define GEN6_RPNSWREQ 0xA008
3365
#define GEN6_TURBO_DISABLE (1<<31)
3366
#define GEN6_FREQUENCY(x) ((x)<<25)
3367
#define GEN6_OFFSET(x) ((x)<<19)
3368
#define GEN6_AGGRESSIVE_TURBO (0<<15)
3369
#define GEN6_RC_VIDEO_FREQ 0xA00C
3370
#define GEN6_RC_CONTROL 0xA090
3371
#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3372
#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3373
#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3374
#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3375
#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3376
#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3377
#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3378
#define GEN6_RP_DOWN_TIMEOUT 0xA010
3379
#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3380
#define GEN6_RPSTAT1 0xA01C
3381
#define GEN6_CAGF_SHIFT 8
3382
#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
3383
#define GEN6_RP_CONTROL 0xA024
3384
#define GEN6_RP_MEDIA_TURBO (1<<11)
3385
#define GEN6_RP_USE_NORMAL_FREQ (1<<9)
3386
#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3387
#define GEN6_RP_ENABLE (1<<7)
3388
#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3389
#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3390
#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3391
#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
3392
#define GEN6_RP_UP_THRESHOLD 0xA02C
3393
#define GEN6_RP_DOWN_THRESHOLD 0xA030
3394
#define GEN6_RP_CUR_UP_EI 0xA050
3395
#define GEN6_CURICONT_MASK 0xffffff
3396
#define GEN6_RP_CUR_UP 0xA054
3397
#define GEN6_CURBSYTAVG_MASK 0xffffff
3398
#define GEN6_RP_PREV_UP 0xA058
3399
#define GEN6_RP_CUR_DOWN_EI 0xA05C
3400
#define GEN6_CURIAVG_MASK 0xffffff
3401
#define GEN6_RP_CUR_DOWN 0xA060
3402
#define GEN6_RP_PREV_DOWN 0xA064
3403
#define GEN6_RP_UP_EI 0xA068
3404
#define GEN6_RP_DOWN_EI 0xA06C
3405
#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3406
#define GEN6_RC_STATE 0xA094
3407
#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3408
#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3409
#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3410
#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3411
#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3412
#define GEN6_RC_SLEEP 0xA0B0
3413
#define GEN6_RC1e_THRESHOLD 0xA0B4
3414
#define GEN6_RC6_THRESHOLD 0xA0B8
3415
#define GEN6_RC6p_THRESHOLD 0xA0BC
3416
#define GEN6_RC6pp_THRESHOLD 0xA0C0
3417
#define GEN6_PMINTRMSK 0xA168
3418
3419
#define GEN6_PMISR 0x44020
3420
#define GEN6_PMIMR 0x44024 /* rps_lock */
3421
#define GEN6_PMIIR 0x44028
3422
#define GEN6_PMIER 0x4402C
3423
#define GEN6_PM_MBOX_EVENT (1<<25)
3424
#define GEN6_PM_THERMAL_EVENT (1<<24)
3425
#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3426
#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3427
#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3428
#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3429
#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
3430
#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3431
GEN6_PM_RP_DOWN_THRESHOLD | \
3432
GEN6_PM_RP_DOWN_TIMEOUT)
3433
3434
#define GEN6_PCODE_MAILBOX 0x138124
3435
#define GEN6_PCODE_READY (1<<31)
3436
#define GEN6_READ_OC_PARAMS 0xc
3437
#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x9
3438
#define GEN6_PCODE_DATA 0x138128
3439
3440
#endif /* _I915_REG_H_ */
3441
3442