Path: blob/master/drivers/gpu/drm/i915/i915_suspend.c
15113 views
/*1*2* Copyright 2008 (c) Intel Corporation3* Jesse Barnes <[email protected]>4*5* Permission is hereby granted, free of charge, to any person obtaining a6* copy of this software and associated documentation files (the7* "Software"), to deal in the Software without restriction, including8* without limitation the rights to use, copy, modify, merge, publish,9* distribute, sub license, and/or sell copies of the Software, and to10* permit persons to whom the Software is furnished to do so, subject to11* the following conditions:12*13* The above copyright notice and this permission notice (including the14* next paragraph) shall be included in all copies or substantial portions15* of the Software.16*17* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS18* OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF19* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.20* IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR21* ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,22* TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE23* SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.24*/2526#include "drmP.h"27#include "drm.h"28#include "i915_drm.h"29#include "intel_drv.h"3031static bool i915_pipe_enabled(struct drm_device *dev, enum pipe pipe)32{33struct drm_i915_private *dev_priv = dev->dev_private;34u32 dpll_reg;3536if (HAS_PCH_SPLIT(dev))37dpll_reg = (pipe == PIPE_A) ? _PCH_DPLL_A : _PCH_DPLL_B;38else39dpll_reg = (pipe == PIPE_A) ? _DPLL_A : _DPLL_B;4041return (I915_READ(dpll_reg) & DPLL_VCO_ENABLE);42}4344static void i915_save_palette(struct drm_device *dev, enum pipe pipe)45{46struct drm_i915_private *dev_priv = dev->dev_private;47unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);48u32 *array;49int i;5051if (!i915_pipe_enabled(dev, pipe))52return;5354if (HAS_PCH_SPLIT(dev))55reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;5657if (pipe == PIPE_A)58array = dev_priv->save_palette_a;59else60array = dev_priv->save_palette_b;6162for(i = 0; i < 256; i++)63array[i] = I915_READ(reg + (i << 2));64}6566static void i915_restore_palette(struct drm_device *dev, enum pipe pipe)67{68struct drm_i915_private *dev_priv = dev->dev_private;69unsigned long reg = (pipe == PIPE_A ? _PALETTE_A : _PALETTE_B);70u32 *array;71int i;7273if (!i915_pipe_enabled(dev, pipe))74return;7576if (HAS_PCH_SPLIT(dev))77reg = (pipe == PIPE_A) ? _LGC_PALETTE_A : _LGC_PALETTE_B;7879if (pipe == PIPE_A)80array = dev_priv->save_palette_a;81else82array = dev_priv->save_palette_b;8384for(i = 0; i < 256; i++)85I915_WRITE(reg + (i << 2), array[i]);86}8788static u8 i915_read_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg)89{90struct drm_i915_private *dev_priv = dev->dev_private;9192I915_WRITE8(index_port, reg);93return I915_READ8(data_port);94}9596static u8 i915_read_ar(struct drm_device *dev, u16 st01, u8 reg, u16 palette_enable)97{98struct drm_i915_private *dev_priv = dev->dev_private;99100I915_READ8(st01);101I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);102return I915_READ8(VGA_AR_DATA_READ);103}104105static void i915_write_ar(struct drm_device *dev, u16 st01, u8 reg, u8 val, u16 palette_enable)106{107struct drm_i915_private *dev_priv = dev->dev_private;108109I915_READ8(st01);110I915_WRITE8(VGA_AR_INDEX, palette_enable | reg);111I915_WRITE8(VGA_AR_DATA_WRITE, val);112}113114static void i915_write_indexed(struct drm_device *dev, u16 index_port, u16 data_port, u8 reg, u8 val)115{116struct drm_i915_private *dev_priv = dev->dev_private;117118I915_WRITE8(index_port, reg);119I915_WRITE8(data_port, val);120}121122static void i915_save_vga(struct drm_device *dev)123{124struct drm_i915_private *dev_priv = dev->dev_private;125int i;126u16 cr_index, cr_data, st01;127128/* VGA color palette registers */129dev_priv->saveDACMASK = I915_READ8(VGA_DACMASK);130131/* MSR bits */132dev_priv->saveMSR = I915_READ8(VGA_MSR_READ);133if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {134cr_index = VGA_CR_INDEX_CGA;135cr_data = VGA_CR_DATA_CGA;136st01 = VGA_ST01_CGA;137} else {138cr_index = VGA_CR_INDEX_MDA;139cr_data = VGA_CR_DATA_MDA;140st01 = VGA_ST01_MDA;141}142143/* CRT controller regs */144i915_write_indexed(dev, cr_index, cr_data, 0x11,145i915_read_indexed(dev, cr_index, cr_data, 0x11) &146(~0x80));147for (i = 0; i <= 0x24; i++)148dev_priv->saveCR[i] =149i915_read_indexed(dev, cr_index, cr_data, i);150/* Make sure we don't turn off CR group 0 writes */151dev_priv->saveCR[0x11] &= ~0x80;152153/* Attribute controller registers */154I915_READ8(st01);155dev_priv->saveAR_INDEX = I915_READ8(VGA_AR_INDEX);156for (i = 0; i <= 0x14; i++)157dev_priv->saveAR[i] = i915_read_ar(dev, st01, i, 0);158I915_READ8(st01);159I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX);160I915_READ8(st01);161162/* Graphics controller registers */163for (i = 0; i < 9; i++)164dev_priv->saveGR[i] =165i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i);166167dev_priv->saveGR[0x10] =168i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10);169dev_priv->saveGR[0x11] =170i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11);171dev_priv->saveGR[0x18] =172i915_read_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18);173174/* Sequencer registers */175for (i = 0; i < 8; i++)176dev_priv->saveSR[i] =177i915_read_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i);178}179180static void i915_restore_vga(struct drm_device *dev)181{182struct drm_i915_private *dev_priv = dev->dev_private;183int i;184u16 cr_index, cr_data, st01;185186/* MSR bits */187I915_WRITE8(VGA_MSR_WRITE, dev_priv->saveMSR);188if (dev_priv->saveMSR & VGA_MSR_CGA_MODE) {189cr_index = VGA_CR_INDEX_CGA;190cr_data = VGA_CR_DATA_CGA;191st01 = VGA_ST01_CGA;192} else {193cr_index = VGA_CR_INDEX_MDA;194cr_data = VGA_CR_DATA_MDA;195st01 = VGA_ST01_MDA;196}197198/* Sequencer registers, don't write SR07 */199for (i = 0; i < 7; i++)200i915_write_indexed(dev, VGA_SR_INDEX, VGA_SR_DATA, i,201dev_priv->saveSR[i]);202203/* CRT controller regs */204/* Enable CR group 0 writes */205i915_write_indexed(dev, cr_index, cr_data, 0x11, dev_priv->saveCR[0x11]);206for (i = 0; i <= 0x24; i++)207i915_write_indexed(dev, cr_index, cr_data, i, dev_priv->saveCR[i]);208209/* Graphics controller regs */210for (i = 0; i < 9; i++)211i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, i,212dev_priv->saveGR[i]);213214i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x10,215dev_priv->saveGR[0x10]);216i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x11,217dev_priv->saveGR[0x11]);218i915_write_indexed(dev, VGA_GR_INDEX, VGA_GR_DATA, 0x18,219dev_priv->saveGR[0x18]);220221/* Attribute controller registers */222I915_READ8(st01); /* switch back to index mode */223for (i = 0; i <= 0x14; i++)224i915_write_ar(dev, st01, i, dev_priv->saveAR[i], 0);225I915_READ8(st01); /* switch back to index mode */226I915_WRITE8(VGA_AR_INDEX, dev_priv->saveAR_INDEX | 0x20);227I915_READ8(st01);228229/* VGA color palette registers */230I915_WRITE8(VGA_DACMASK, dev_priv->saveDACMASK);231}232233static void i915_save_modeset_reg(struct drm_device *dev)234{235struct drm_i915_private *dev_priv = dev->dev_private;236int i;237238if (drm_core_check_feature(dev, DRIVER_MODESET))239return;240241/* Cursor state */242dev_priv->saveCURACNTR = I915_READ(_CURACNTR);243dev_priv->saveCURAPOS = I915_READ(_CURAPOS);244dev_priv->saveCURABASE = I915_READ(_CURABASE);245dev_priv->saveCURBCNTR = I915_READ(_CURBCNTR);246dev_priv->saveCURBPOS = I915_READ(_CURBPOS);247dev_priv->saveCURBBASE = I915_READ(_CURBBASE);248if (IS_GEN2(dev))249dev_priv->saveCURSIZE = I915_READ(CURSIZE);250251if (HAS_PCH_SPLIT(dev)) {252dev_priv->savePCH_DREF_CONTROL = I915_READ(PCH_DREF_CONTROL);253dev_priv->saveDISP_ARB_CTL = I915_READ(DISP_ARB_CTL);254}255256/* Pipe & plane A info */257dev_priv->savePIPEACONF = I915_READ(_PIPEACONF);258dev_priv->savePIPEASRC = I915_READ(_PIPEASRC);259if (HAS_PCH_SPLIT(dev)) {260dev_priv->saveFPA0 = I915_READ(_PCH_FPA0);261dev_priv->saveFPA1 = I915_READ(_PCH_FPA1);262dev_priv->saveDPLL_A = I915_READ(_PCH_DPLL_A);263} else {264dev_priv->saveFPA0 = I915_READ(_FPA0);265dev_priv->saveFPA1 = I915_READ(_FPA1);266dev_priv->saveDPLL_A = I915_READ(_DPLL_A);267}268if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))269dev_priv->saveDPLL_A_MD = I915_READ(_DPLL_A_MD);270dev_priv->saveHTOTAL_A = I915_READ(_HTOTAL_A);271dev_priv->saveHBLANK_A = I915_READ(_HBLANK_A);272dev_priv->saveHSYNC_A = I915_READ(_HSYNC_A);273dev_priv->saveVTOTAL_A = I915_READ(_VTOTAL_A);274dev_priv->saveVBLANK_A = I915_READ(_VBLANK_A);275dev_priv->saveVSYNC_A = I915_READ(_VSYNC_A);276if (!HAS_PCH_SPLIT(dev))277dev_priv->saveBCLRPAT_A = I915_READ(_BCLRPAT_A);278279if (HAS_PCH_SPLIT(dev)) {280dev_priv->savePIPEA_DATA_M1 = I915_READ(_PIPEA_DATA_M1);281dev_priv->savePIPEA_DATA_N1 = I915_READ(_PIPEA_DATA_N1);282dev_priv->savePIPEA_LINK_M1 = I915_READ(_PIPEA_LINK_M1);283dev_priv->savePIPEA_LINK_N1 = I915_READ(_PIPEA_LINK_N1);284285dev_priv->saveFDI_TXA_CTL = I915_READ(_FDI_TXA_CTL);286dev_priv->saveFDI_RXA_CTL = I915_READ(_FDI_RXA_CTL);287288dev_priv->savePFA_CTL_1 = I915_READ(_PFA_CTL_1);289dev_priv->savePFA_WIN_SZ = I915_READ(_PFA_WIN_SZ);290dev_priv->savePFA_WIN_POS = I915_READ(_PFA_WIN_POS);291292dev_priv->saveTRANSACONF = I915_READ(_TRANSACONF);293dev_priv->saveTRANS_HTOTAL_A = I915_READ(_TRANS_HTOTAL_A);294dev_priv->saveTRANS_HBLANK_A = I915_READ(_TRANS_HBLANK_A);295dev_priv->saveTRANS_HSYNC_A = I915_READ(_TRANS_HSYNC_A);296dev_priv->saveTRANS_VTOTAL_A = I915_READ(_TRANS_VTOTAL_A);297dev_priv->saveTRANS_VBLANK_A = I915_READ(_TRANS_VBLANK_A);298dev_priv->saveTRANS_VSYNC_A = I915_READ(_TRANS_VSYNC_A);299}300301dev_priv->saveDSPACNTR = I915_READ(_DSPACNTR);302dev_priv->saveDSPASTRIDE = I915_READ(_DSPASTRIDE);303dev_priv->saveDSPASIZE = I915_READ(_DSPASIZE);304dev_priv->saveDSPAPOS = I915_READ(_DSPAPOS);305dev_priv->saveDSPAADDR = I915_READ(_DSPAADDR);306if (INTEL_INFO(dev)->gen >= 4) {307dev_priv->saveDSPASURF = I915_READ(_DSPASURF);308dev_priv->saveDSPATILEOFF = I915_READ(_DSPATILEOFF);309}310i915_save_palette(dev, PIPE_A);311dev_priv->savePIPEASTAT = I915_READ(_PIPEASTAT);312313/* Pipe & plane B info */314dev_priv->savePIPEBCONF = I915_READ(_PIPEBCONF);315dev_priv->savePIPEBSRC = I915_READ(_PIPEBSRC);316if (HAS_PCH_SPLIT(dev)) {317dev_priv->saveFPB0 = I915_READ(_PCH_FPB0);318dev_priv->saveFPB1 = I915_READ(_PCH_FPB1);319dev_priv->saveDPLL_B = I915_READ(_PCH_DPLL_B);320} else {321dev_priv->saveFPB0 = I915_READ(_FPB0);322dev_priv->saveFPB1 = I915_READ(_FPB1);323dev_priv->saveDPLL_B = I915_READ(_DPLL_B);324}325if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))326dev_priv->saveDPLL_B_MD = I915_READ(_DPLL_B_MD);327dev_priv->saveHTOTAL_B = I915_READ(_HTOTAL_B);328dev_priv->saveHBLANK_B = I915_READ(_HBLANK_B);329dev_priv->saveHSYNC_B = I915_READ(_HSYNC_B);330dev_priv->saveVTOTAL_B = I915_READ(_VTOTAL_B);331dev_priv->saveVBLANK_B = I915_READ(_VBLANK_B);332dev_priv->saveVSYNC_B = I915_READ(_VSYNC_B);333if (!HAS_PCH_SPLIT(dev))334dev_priv->saveBCLRPAT_B = I915_READ(_BCLRPAT_B);335336if (HAS_PCH_SPLIT(dev)) {337dev_priv->savePIPEB_DATA_M1 = I915_READ(_PIPEB_DATA_M1);338dev_priv->savePIPEB_DATA_N1 = I915_READ(_PIPEB_DATA_N1);339dev_priv->savePIPEB_LINK_M1 = I915_READ(_PIPEB_LINK_M1);340dev_priv->savePIPEB_LINK_N1 = I915_READ(_PIPEB_LINK_N1);341342dev_priv->saveFDI_TXB_CTL = I915_READ(_FDI_TXB_CTL);343dev_priv->saveFDI_RXB_CTL = I915_READ(_FDI_RXB_CTL);344345dev_priv->savePFB_CTL_1 = I915_READ(_PFB_CTL_1);346dev_priv->savePFB_WIN_SZ = I915_READ(_PFB_WIN_SZ);347dev_priv->savePFB_WIN_POS = I915_READ(_PFB_WIN_POS);348349dev_priv->saveTRANSBCONF = I915_READ(_TRANSBCONF);350dev_priv->saveTRANS_HTOTAL_B = I915_READ(_TRANS_HTOTAL_B);351dev_priv->saveTRANS_HBLANK_B = I915_READ(_TRANS_HBLANK_B);352dev_priv->saveTRANS_HSYNC_B = I915_READ(_TRANS_HSYNC_B);353dev_priv->saveTRANS_VTOTAL_B = I915_READ(_TRANS_VTOTAL_B);354dev_priv->saveTRANS_VBLANK_B = I915_READ(_TRANS_VBLANK_B);355dev_priv->saveTRANS_VSYNC_B = I915_READ(_TRANS_VSYNC_B);356}357358dev_priv->saveDSPBCNTR = I915_READ(_DSPBCNTR);359dev_priv->saveDSPBSTRIDE = I915_READ(_DSPBSTRIDE);360dev_priv->saveDSPBSIZE = I915_READ(_DSPBSIZE);361dev_priv->saveDSPBPOS = I915_READ(_DSPBPOS);362dev_priv->saveDSPBADDR = I915_READ(_DSPBADDR);363if (INTEL_INFO(dev)->gen >= 4) {364dev_priv->saveDSPBSURF = I915_READ(_DSPBSURF);365dev_priv->saveDSPBTILEOFF = I915_READ(_DSPBTILEOFF);366}367i915_save_palette(dev, PIPE_B);368dev_priv->savePIPEBSTAT = I915_READ(_PIPEBSTAT);369370/* Fences */371switch (INTEL_INFO(dev)->gen) {372case 6:373for (i = 0; i < 16; i++)374dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));375break;376case 5:377case 4:378for (i = 0; i < 16; i++)379dev_priv->saveFENCE[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));380break;381case 3:382if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))383for (i = 0; i < 8; i++)384dev_priv->saveFENCE[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));385case 2:386for (i = 0; i < 8; i++)387dev_priv->saveFENCE[i] = I915_READ(FENCE_REG_830_0 + (i * 4));388break;389}390391return;392}393394static void i915_restore_modeset_reg(struct drm_device *dev)395{396struct drm_i915_private *dev_priv = dev->dev_private;397int dpll_a_reg, fpa0_reg, fpa1_reg;398int dpll_b_reg, fpb0_reg, fpb1_reg;399int i;400401if (drm_core_check_feature(dev, DRIVER_MODESET))402return;403404/* Fences */405switch (INTEL_INFO(dev)->gen) {406case 6:407for (i = 0; i < 16; i++)408I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), dev_priv->saveFENCE[i]);409break;410case 5:411case 4:412for (i = 0; i < 16; i++)413I915_WRITE64(FENCE_REG_965_0 + (i * 8), dev_priv->saveFENCE[i]);414break;415case 3:416case 2:417if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))418for (i = 0; i < 8; i++)419I915_WRITE(FENCE_REG_945_8 + (i * 4), dev_priv->saveFENCE[i+8]);420for (i = 0; i < 8; i++)421I915_WRITE(FENCE_REG_830_0 + (i * 4), dev_priv->saveFENCE[i]);422break;423}424425426if (HAS_PCH_SPLIT(dev)) {427dpll_a_reg = _PCH_DPLL_A;428dpll_b_reg = _PCH_DPLL_B;429fpa0_reg = _PCH_FPA0;430fpb0_reg = _PCH_FPB0;431fpa1_reg = _PCH_FPA1;432fpb1_reg = _PCH_FPB1;433} else {434dpll_a_reg = _DPLL_A;435dpll_b_reg = _DPLL_B;436fpa0_reg = _FPA0;437fpb0_reg = _FPB0;438fpa1_reg = _FPA1;439fpb1_reg = _FPB1;440}441442if (HAS_PCH_SPLIT(dev)) {443I915_WRITE(PCH_DREF_CONTROL, dev_priv->savePCH_DREF_CONTROL);444I915_WRITE(DISP_ARB_CTL, dev_priv->saveDISP_ARB_CTL);445}446447/* Pipe & plane A info */448/* Prime the clock */449if (dev_priv->saveDPLL_A & DPLL_VCO_ENABLE) {450I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A &451~DPLL_VCO_ENABLE);452POSTING_READ(dpll_a_reg);453udelay(150);454}455I915_WRITE(fpa0_reg, dev_priv->saveFPA0);456I915_WRITE(fpa1_reg, dev_priv->saveFPA1);457/* Actually enable it */458I915_WRITE(dpll_a_reg, dev_priv->saveDPLL_A);459POSTING_READ(dpll_a_reg);460udelay(150);461if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {462I915_WRITE(_DPLL_A_MD, dev_priv->saveDPLL_A_MD);463POSTING_READ(_DPLL_A_MD);464}465udelay(150);466467/* Restore mode */468I915_WRITE(_HTOTAL_A, dev_priv->saveHTOTAL_A);469I915_WRITE(_HBLANK_A, dev_priv->saveHBLANK_A);470I915_WRITE(_HSYNC_A, dev_priv->saveHSYNC_A);471I915_WRITE(_VTOTAL_A, dev_priv->saveVTOTAL_A);472I915_WRITE(_VBLANK_A, dev_priv->saveVBLANK_A);473I915_WRITE(_VSYNC_A, dev_priv->saveVSYNC_A);474if (!HAS_PCH_SPLIT(dev))475I915_WRITE(_BCLRPAT_A, dev_priv->saveBCLRPAT_A);476477if (HAS_PCH_SPLIT(dev)) {478I915_WRITE(_PIPEA_DATA_M1, dev_priv->savePIPEA_DATA_M1);479I915_WRITE(_PIPEA_DATA_N1, dev_priv->savePIPEA_DATA_N1);480I915_WRITE(_PIPEA_LINK_M1, dev_priv->savePIPEA_LINK_M1);481I915_WRITE(_PIPEA_LINK_N1, dev_priv->savePIPEA_LINK_N1);482483I915_WRITE(_FDI_RXA_CTL, dev_priv->saveFDI_RXA_CTL);484I915_WRITE(_FDI_TXA_CTL, dev_priv->saveFDI_TXA_CTL);485486I915_WRITE(_PFA_CTL_1, dev_priv->savePFA_CTL_1);487I915_WRITE(_PFA_WIN_SZ, dev_priv->savePFA_WIN_SZ);488I915_WRITE(_PFA_WIN_POS, dev_priv->savePFA_WIN_POS);489490I915_WRITE(_TRANSACONF, dev_priv->saveTRANSACONF);491I915_WRITE(_TRANS_HTOTAL_A, dev_priv->saveTRANS_HTOTAL_A);492I915_WRITE(_TRANS_HBLANK_A, dev_priv->saveTRANS_HBLANK_A);493I915_WRITE(_TRANS_HSYNC_A, dev_priv->saveTRANS_HSYNC_A);494I915_WRITE(_TRANS_VTOTAL_A, dev_priv->saveTRANS_VTOTAL_A);495I915_WRITE(_TRANS_VBLANK_A, dev_priv->saveTRANS_VBLANK_A);496I915_WRITE(_TRANS_VSYNC_A, dev_priv->saveTRANS_VSYNC_A);497}498499/* Restore plane info */500I915_WRITE(_DSPASIZE, dev_priv->saveDSPASIZE);501I915_WRITE(_DSPAPOS, dev_priv->saveDSPAPOS);502I915_WRITE(_PIPEASRC, dev_priv->savePIPEASRC);503I915_WRITE(_DSPAADDR, dev_priv->saveDSPAADDR);504I915_WRITE(_DSPASTRIDE, dev_priv->saveDSPASTRIDE);505if (INTEL_INFO(dev)->gen >= 4) {506I915_WRITE(_DSPASURF, dev_priv->saveDSPASURF);507I915_WRITE(_DSPATILEOFF, dev_priv->saveDSPATILEOFF);508}509510I915_WRITE(_PIPEACONF, dev_priv->savePIPEACONF);511512i915_restore_palette(dev, PIPE_A);513/* Enable the plane */514I915_WRITE(_DSPACNTR, dev_priv->saveDSPACNTR);515I915_WRITE(_DSPAADDR, I915_READ(_DSPAADDR));516517/* Pipe & plane B info */518if (dev_priv->saveDPLL_B & DPLL_VCO_ENABLE) {519I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B &520~DPLL_VCO_ENABLE);521POSTING_READ(dpll_b_reg);522udelay(150);523}524I915_WRITE(fpb0_reg, dev_priv->saveFPB0);525I915_WRITE(fpb1_reg, dev_priv->saveFPB1);526/* Actually enable it */527I915_WRITE(dpll_b_reg, dev_priv->saveDPLL_B);528POSTING_READ(dpll_b_reg);529udelay(150);530if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {531I915_WRITE(_DPLL_B_MD, dev_priv->saveDPLL_B_MD);532POSTING_READ(_DPLL_B_MD);533}534udelay(150);535536/* Restore mode */537I915_WRITE(_HTOTAL_B, dev_priv->saveHTOTAL_B);538I915_WRITE(_HBLANK_B, dev_priv->saveHBLANK_B);539I915_WRITE(_HSYNC_B, dev_priv->saveHSYNC_B);540I915_WRITE(_VTOTAL_B, dev_priv->saveVTOTAL_B);541I915_WRITE(_VBLANK_B, dev_priv->saveVBLANK_B);542I915_WRITE(_VSYNC_B, dev_priv->saveVSYNC_B);543if (!HAS_PCH_SPLIT(dev))544I915_WRITE(_BCLRPAT_B, dev_priv->saveBCLRPAT_B);545546if (HAS_PCH_SPLIT(dev)) {547I915_WRITE(_PIPEB_DATA_M1, dev_priv->savePIPEB_DATA_M1);548I915_WRITE(_PIPEB_DATA_N1, dev_priv->savePIPEB_DATA_N1);549I915_WRITE(_PIPEB_LINK_M1, dev_priv->savePIPEB_LINK_M1);550I915_WRITE(_PIPEB_LINK_N1, dev_priv->savePIPEB_LINK_N1);551552I915_WRITE(_FDI_RXB_CTL, dev_priv->saveFDI_RXB_CTL);553I915_WRITE(_FDI_TXB_CTL, dev_priv->saveFDI_TXB_CTL);554555I915_WRITE(_PFB_CTL_1, dev_priv->savePFB_CTL_1);556I915_WRITE(_PFB_WIN_SZ, dev_priv->savePFB_WIN_SZ);557I915_WRITE(_PFB_WIN_POS, dev_priv->savePFB_WIN_POS);558559I915_WRITE(_TRANSBCONF, dev_priv->saveTRANSBCONF);560I915_WRITE(_TRANS_HTOTAL_B, dev_priv->saveTRANS_HTOTAL_B);561I915_WRITE(_TRANS_HBLANK_B, dev_priv->saveTRANS_HBLANK_B);562I915_WRITE(_TRANS_HSYNC_B, dev_priv->saveTRANS_HSYNC_B);563I915_WRITE(_TRANS_VTOTAL_B, dev_priv->saveTRANS_VTOTAL_B);564I915_WRITE(_TRANS_VBLANK_B, dev_priv->saveTRANS_VBLANK_B);565I915_WRITE(_TRANS_VSYNC_B, dev_priv->saveTRANS_VSYNC_B);566}567568/* Restore plane info */569I915_WRITE(_DSPBSIZE, dev_priv->saveDSPBSIZE);570I915_WRITE(_DSPBPOS, dev_priv->saveDSPBPOS);571I915_WRITE(_PIPEBSRC, dev_priv->savePIPEBSRC);572I915_WRITE(_DSPBADDR, dev_priv->saveDSPBADDR);573I915_WRITE(_DSPBSTRIDE, dev_priv->saveDSPBSTRIDE);574if (INTEL_INFO(dev)->gen >= 4) {575I915_WRITE(_DSPBSURF, dev_priv->saveDSPBSURF);576I915_WRITE(_DSPBTILEOFF, dev_priv->saveDSPBTILEOFF);577}578579I915_WRITE(_PIPEBCONF, dev_priv->savePIPEBCONF);580581i915_restore_palette(dev, PIPE_B);582/* Enable the plane */583I915_WRITE(_DSPBCNTR, dev_priv->saveDSPBCNTR);584I915_WRITE(_DSPBADDR, I915_READ(_DSPBADDR));585586/* Cursor state */587I915_WRITE(_CURAPOS, dev_priv->saveCURAPOS);588I915_WRITE(_CURACNTR, dev_priv->saveCURACNTR);589I915_WRITE(_CURABASE, dev_priv->saveCURABASE);590I915_WRITE(_CURBPOS, dev_priv->saveCURBPOS);591I915_WRITE(_CURBCNTR, dev_priv->saveCURBCNTR);592I915_WRITE(_CURBBASE, dev_priv->saveCURBBASE);593if (IS_GEN2(dev))594I915_WRITE(CURSIZE, dev_priv->saveCURSIZE);595596return;597}598599static void i915_save_display(struct drm_device *dev)600{601struct drm_i915_private *dev_priv = dev->dev_private;602603/* Display arbitration control */604dev_priv->saveDSPARB = I915_READ(DSPARB);605606/* This is only meaningful in non-KMS mode */607/* Don't save them in KMS mode */608i915_save_modeset_reg(dev);609610/* CRT state */611if (HAS_PCH_SPLIT(dev)) {612dev_priv->saveADPA = I915_READ(PCH_ADPA);613} else {614dev_priv->saveADPA = I915_READ(ADPA);615}616617/* LVDS state */618if (HAS_PCH_SPLIT(dev)) {619dev_priv->savePP_CONTROL = I915_READ(PCH_PP_CONTROL);620dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_PCH_CTL1);621dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_PCH_CTL2);622dev_priv->saveBLC_CPU_PWM_CTL = I915_READ(BLC_PWM_CPU_CTL);623dev_priv->saveBLC_CPU_PWM_CTL2 = I915_READ(BLC_PWM_CPU_CTL2);624dev_priv->saveLVDS = I915_READ(PCH_LVDS);625} else {626dev_priv->savePP_CONTROL = I915_READ(PP_CONTROL);627dev_priv->savePFIT_PGM_RATIOS = I915_READ(PFIT_PGM_RATIOS);628dev_priv->saveBLC_PWM_CTL = I915_READ(BLC_PWM_CTL);629dev_priv->saveBLC_HIST_CTL = I915_READ(BLC_HIST_CTL);630if (INTEL_INFO(dev)->gen >= 4)631dev_priv->saveBLC_PWM_CTL2 = I915_READ(BLC_PWM_CTL2);632if (IS_MOBILE(dev) && !IS_I830(dev))633dev_priv->saveLVDS = I915_READ(LVDS);634}635636if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))637dev_priv->savePFIT_CONTROL = I915_READ(PFIT_CONTROL);638639if (HAS_PCH_SPLIT(dev)) {640dev_priv->savePP_ON_DELAYS = I915_READ(PCH_PP_ON_DELAYS);641dev_priv->savePP_OFF_DELAYS = I915_READ(PCH_PP_OFF_DELAYS);642dev_priv->savePP_DIVISOR = I915_READ(PCH_PP_DIVISOR);643} else {644dev_priv->savePP_ON_DELAYS = I915_READ(PP_ON_DELAYS);645dev_priv->savePP_OFF_DELAYS = I915_READ(PP_OFF_DELAYS);646dev_priv->savePP_DIVISOR = I915_READ(PP_DIVISOR);647}648649/* Display Port state */650if (SUPPORTS_INTEGRATED_DP(dev)) {651dev_priv->saveDP_B = I915_READ(DP_B);652dev_priv->saveDP_C = I915_READ(DP_C);653dev_priv->saveDP_D = I915_READ(DP_D);654dev_priv->savePIPEA_GMCH_DATA_M = I915_READ(_PIPEA_GMCH_DATA_M);655dev_priv->savePIPEB_GMCH_DATA_M = I915_READ(_PIPEB_GMCH_DATA_M);656dev_priv->savePIPEA_GMCH_DATA_N = I915_READ(_PIPEA_GMCH_DATA_N);657dev_priv->savePIPEB_GMCH_DATA_N = I915_READ(_PIPEB_GMCH_DATA_N);658dev_priv->savePIPEA_DP_LINK_M = I915_READ(_PIPEA_DP_LINK_M);659dev_priv->savePIPEB_DP_LINK_M = I915_READ(_PIPEB_DP_LINK_M);660dev_priv->savePIPEA_DP_LINK_N = I915_READ(_PIPEA_DP_LINK_N);661dev_priv->savePIPEB_DP_LINK_N = I915_READ(_PIPEB_DP_LINK_N);662}663/* FIXME: save TV & SDVO state */664665/* Only save FBC state on the platform that supports FBC */666if (I915_HAS_FBC(dev)) {667if (HAS_PCH_SPLIT(dev)) {668dev_priv->saveDPFC_CB_BASE = I915_READ(ILK_DPFC_CB_BASE);669} else if (IS_GM45(dev)) {670dev_priv->saveDPFC_CB_BASE = I915_READ(DPFC_CB_BASE);671} else {672dev_priv->saveFBC_CFB_BASE = I915_READ(FBC_CFB_BASE);673dev_priv->saveFBC_LL_BASE = I915_READ(FBC_LL_BASE);674dev_priv->saveFBC_CONTROL2 = I915_READ(FBC_CONTROL2);675dev_priv->saveFBC_CONTROL = I915_READ(FBC_CONTROL);676}677}678679/* VGA state */680dev_priv->saveVGA0 = I915_READ(VGA0);681dev_priv->saveVGA1 = I915_READ(VGA1);682dev_priv->saveVGA_PD = I915_READ(VGA_PD);683if (HAS_PCH_SPLIT(dev))684dev_priv->saveVGACNTRL = I915_READ(CPU_VGACNTRL);685else686dev_priv->saveVGACNTRL = I915_READ(VGACNTRL);687688i915_save_vga(dev);689}690691static void i915_restore_display(struct drm_device *dev)692{693struct drm_i915_private *dev_priv = dev->dev_private;694695/* Display arbitration */696I915_WRITE(DSPARB, dev_priv->saveDSPARB);697698/* Display port ratios (must be done before clock is set) */699if (SUPPORTS_INTEGRATED_DP(dev)) {700I915_WRITE(_PIPEA_GMCH_DATA_M, dev_priv->savePIPEA_GMCH_DATA_M);701I915_WRITE(_PIPEB_GMCH_DATA_M, dev_priv->savePIPEB_GMCH_DATA_M);702I915_WRITE(_PIPEA_GMCH_DATA_N, dev_priv->savePIPEA_GMCH_DATA_N);703I915_WRITE(_PIPEB_GMCH_DATA_N, dev_priv->savePIPEB_GMCH_DATA_N);704I915_WRITE(_PIPEA_DP_LINK_M, dev_priv->savePIPEA_DP_LINK_M);705I915_WRITE(_PIPEB_DP_LINK_M, dev_priv->savePIPEB_DP_LINK_M);706I915_WRITE(_PIPEA_DP_LINK_N, dev_priv->savePIPEA_DP_LINK_N);707I915_WRITE(_PIPEB_DP_LINK_N, dev_priv->savePIPEB_DP_LINK_N);708}709710/* This is only meaningful in non-KMS mode */711/* Don't restore them in KMS mode */712i915_restore_modeset_reg(dev);713714/* CRT state */715if (HAS_PCH_SPLIT(dev))716I915_WRITE(PCH_ADPA, dev_priv->saveADPA);717else718I915_WRITE(ADPA, dev_priv->saveADPA);719720/* LVDS state */721if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev))722I915_WRITE(BLC_PWM_CTL2, dev_priv->saveBLC_PWM_CTL2);723724if (HAS_PCH_SPLIT(dev)) {725I915_WRITE(PCH_LVDS, dev_priv->saveLVDS);726} else if (IS_MOBILE(dev) && !IS_I830(dev))727I915_WRITE(LVDS, dev_priv->saveLVDS);728729if (!IS_I830(dev) && !IS_845G(dev) && !HAS_PCH_SPLIT(dev))730I915_WRITE(PFIT_CONTROL, dev_priv->savePFIT_CONTROL);731732if (HAS_PCH_SPLIT(dev)) {733I915_WRITE(BLC_PWM_PCH_CTL1, dev_priv->saveBLC_PWM_CTL);734I915_WRITE(BLC_PWM_PCH_CTL2, dev_priv->saveBLC_PWM_CTL2);735I915_WRITE(BLC_PWM_CPU_CTL, dev_priv->saveBLC_CPU_PWM_CTL);736I915_WRITE(BLC_PWM_CPU_CTL2, dev_priv->saveBLC_CPU_PWM_CTL2);737I915_WRITE(PCH_PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);738I915_WRITE(PCH_PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);739I915_WRITE(PCH_PP_DIVISOR, dev_priv->savePP_DIVISOR);740I915_WRITE(PCH_PP_CONTROL, dev_priv->savePP_CONTROL);741I915_WRITE(RSTDBYCTL,742dev_priv->saveMCHBAR_RENDER_STANDBY);743} else {744I915_WRITE(PFIT_PGM_RATIOS, dev_priv->savePFIT_PGM_RATIOS);745I915_WRITE(BLC_PWM_CTL, dev_priv->saveBLC_PWM_CTL);746I915_WRITE(BLC_HIST_CTL, dev_priv->saveBLC_HIST_CTL);747I915_WRITE(PP_ON_DELAYS, dev_priv->savePP_ON_DELAYS);748I915_WRITE(PP_OFF_DELAYS, dev_priv->savePP_OFF_DELAYS);749I915_WRITE(PP_DIVISOR, dev_priv->savePP_DIVISOR);750I915_WRITE(PP_CONTROL, dev_priv->savePP_CONTROL);751}752753/* Display Port state */754if (SUPPORTS_INTEGRATED_DP(dev)) {755I915_WRITE(DP_B, dev_priv->saveDP_B);756I915_WRITE(DP_C, dev_priv->saveDP_C);757I915_WRITE(DP_D, dev_priv->saveDP_D);758}759/* FIXME: restore TV & SDVO state */760761/* only restore FBC info on the platform that supports FBC*/762if (I915_HAS_FBC(dev)) {763if (HAS_PCH_SPLIT(dev)) {764ironlake_disable_fbc(dev);765I915_WRITE(ILK_DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);766} else if (IS_GM45(dev)) {767g4x_disable_fbc(dev);768I915_WRITE(DPFC_CB_BASE, dev_priv->saveDPFC_CB_BASE);769} else {770i8xx_disable_fbc(dev);771I915_WRITE(FBC_CFB_BASE, dev_priv->saveFBC_CFB_BASE);772I915_WRITE(FBC_LL_BASE, dev_priv->saveFBC_LL_BASE);773I915_WRITE(FBC_CONTROL2, dev_priv->saveFBC_CONTROL2);774I915_WRITE(FBC_CONTROL, dev_priv->saveFBC_CONTROL);775}776}777/* VGA state */778if (HAS_PCH_SPLIT(dev))779I915_WRITE(CPU_VGACNTRL, dev_priv->saveVGACNTRL);780else781I915_WRITE(VGACNTRL, dev_priv->saveVGACNTRL);782783I915_WRITE(VGA0, dev_priv->saveVGA0);784I915_WRITE(VGA1, dev_priv->saveVGA1);785I915_WRITE(VGA_PD, dev_priv->saveVGA_PD);786POSTING_READ(VGA_PD);787udelay(150);788789i915_restore_vga(dev);790}791792int i915_save_state(struct drm_device *dev)793{794struct drm_i915_private *dev_priv = dev->dev_private;795int i;796797pci_read_config_byte(dev->pdev, LBB, &dev_priv->saveLBB);798799mutex_lock(&dev->struct_mutex);800801/* Hardware status page */802dev_priv->saveHWS = I915_READ(HWS_PGA);803804i915_save_display(dev);805806/* Interrupt state */807if (HAS_PCH_SPLIT(dev)) {808dev_priv->saveDEIER = I915_READ(DEIER);809dev_priv->saveDEIMR = I915_READ(DEIMR);810dev_priv->saveGTIER = I915_READ(GTIER);811dev_priv->saveGTIMR = I915_READ(GTIMR);812dev_priv->saveFDI_RXA_IMR = I915_READ(_FDI_RXA_IMR);813dev_priv->saveFDI_RXB_IMR = I915_READ(_FDI_RXB_IMR);814dev_priv->saveMCHBAR_RENDER_STANDBY =815I915_READ(RSTDBYCTL);816} else {817dev_priv->saveIER = I915_READ(IER);818dev_priv->saveIMR = I915_READ(IMR);819}820821if (IS_IRONLAKE_M(dev))822ironlake_disable_drps(dev);823if (IS_GEN6(dev))824gen6_disable_rps(dev);825826/* Cache mode state */827dev_priv->saveCACHE_MODE_0 = I915_READ(CACHE_MODE_0);828829/* Memory Arbitration state */830dev_priv->saveMI_ARB_STATE = I915_READ(MI_ARB_STATE);831832/* Scratch space */833for (i = 0; i < 16; i++) {834dev_priv->saveSWF0[i] = I915_READ(SWF00 + (i << 2));835dev_priv->saveSWF1[i] = I915_READ(SWF10 + (i << 2));836}837for (i = 0; i < 3; i++)838dev_priv->saveSWF2[i] = I915_READ(SWF30 + (i << 2));839840mutex_unlock(&dev->struct_mutex);841842return 0;843}844845int i915_restore_state(struct drm_device *dev)846{847struct drm_i915_private *dev_priv = dev->dev_private;848int i;849850pci_write_config_byte(dev->pdev, LBB, dev_priv->saveLBB);851852mutex_lock(&dev->struct_mutex);853854/* Hardware status page */855I915_WRITE(HWS_PGA, dev_priv->saveHWS);856857i915_restore_display(dev);858859/* Interrupt state */860if (HAS_PCH_SPLIT(dev)) {861I915_WRITE(DEIER, dev_priv->saveDEIER);862I915_WRITE(DEIMR, dev_priv->saveDEIMR);863I915_WRITE(GTIER, dev_priv->saveGTIER);864I915_WRITE(GTIMR, dev_priv->saveGTIMR);865I915_WRITE(_FDI_RXA_IMR, dev_priv->saveFDI_RXA_IMR);866I915_WRITE(_FDI_RXB_IMR, dev_priv->saveFDI_RXB_IMR);867} else {868I915_WRITE(IER, dev_priv->saveIER);869I915_WRITE(IMR, dev_priv->saveIMR);870}871mutex_unlock(&dev->struct_mutex);872873intel_init_clock_gating(dev);874875if (IS_IRONLAKE_M(dev)) {876ironlake_enable_drps(dev);877intel_init_emon(dev);878}879880if (IS_GEN6(dev))881gen6_enable_rps(dev_priv);882883mutex_lock(&dev->struct_mutex);884885/* Cache mode state */886I915_WRITE (CACHE_MODE_0, dev_priv->saveCACHE_MODE_0 | 0xffff0000);887888/* Memory arbitration state */889I915_WRITE (MI_ARB_STATE, dev_priv->saveMI_ARB_STATE | 0xffff0000);890891for (i = 0; i < 16; i++) {892I915_WRITE(SWF00 + (i << 2), dev_priv->saveSWF0[i]);893I915_WRITE(SWF10 + (i << 2), dev_priv->saveSWF1[i]);894}895for (i = 0; i < 3; i++)896I915_WRITE(SWF30 + (i << 2), dev_priv->saveSWF2[i]);897898mutex_unlock(&dev->struct_mutex);899900intel_i2c_reset(dev);901902return 0;903}904905906