Path: blob/master/drivers/gpu/drm/i915/intel_bios.h
15113 views
/*1* Copyright � 2006 Intel Corporation2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice (including the next11* paragraph) shall be included in all copies or substantial portions of the12* Software.13*14* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR15* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,16* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL17* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER18* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,19* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE20* SOFTWARE.21*22* Authors:23* Eric Anholt <[email protected]>24*25*/2627#ifndef _I830_BIOS_H_28#define _I830_BIOS_H_2930#include "drmP.h"3132struct vbt_header {33u8 signature[20]; /**< Always starts with 'VBT$' */34u16 version; /**< decimal */35u16 header_size; /**< in bytes */36u16 vbt_size; /**< in bytes */37u8 vbt_checksum;38u8 reserved0;39u32 bdb_offset; /**< from beginning of VBT */40u32 aim_offset[4]; /**< from beginning of VBT */41} __attribute__((packed));4243struct bdb_header {44u8 signature[16]; /**< Always 'BIOS_DATA_BLOCK' */45u16 version; /**< decimal */46u16 header_size; /**< in bytes */47u16 bdb_size; /**< in bytes */48};4950/* strictly speaking, this is a "skip" block, but it has interesting info */51struct vbios_data {52u8 type; /* 0 == desktop, 1 == mobile */53u8 relstage;54u8 chipset;55u8 lvds_present:1;56u8 tv_present:1;57u8 rsvd2:6; /* finish byte */58u8 rsvd3[4];59u8 signon[155];60u8 copyright[61];61u16 code_segment;62u8 dos_boot_mode;63u8 bandwidth_percent;64u8 rsvd4; /* popup memory size */65u8 resize_pci_bios;66u8 rsvd5; /* is crt already on ddc2 */67} __attribute__((packed));6869/*70* There are several types of BIOS data blocks (BDBs), each block has71* an ID and size in the first 3 bytes (ID in first, size in next 2).72* Known types are listed below.73*/74#define BDB_GENERAL_FEATURES 175#define BDB_GENERAL_DEFINITIONS 276#define BDB_OLD_TOGGLE_LIST 377#define BDB_MODE_SUPPORT_LIST 478#define BDB_GENERIC_MODE_TABLE 579#define BDB_EXT_MMIO_REGS 680#define BDB_SWF_IO 781#define BDB_SWF_MMIO 882#define BDB_DOT_CLOCK_TABLE 983#define BDB_MODE_REMOVAL_TABLE 1084#define BDB_CHILD_DEVICE_TABLE 1185#define BDB_DRIVER_FEATURES 1286#define BDB_DRIVER_PERSISTENCE 1387#define BDB_EXT_TABLE_PTRS 1488#define BDB_DOT_CLOCK_OVERRIDE 1589#define BDB_DISPLAY_SELECT 1690/* 17 rsvd */91#define BDB_DRIVER_ROTATION 1892#define BDB_DISPLAY_REMOVE 1993#define BDB_OEM_CUSTOM 2094#define BDB_EFP_LIST 21 /* workarounds for VGA hsync/vsync */95#define BDB_SDVO_LVDS_OPTIONS 2296#define BDB_SDVO_PANEL_DTDS 2397#define BDB_SDVO_LVDS_PNP_IDS 2498#define BDB_SDVO_LVDS_POWER_SEQ 2599#define BDB_TV_OPTIONS 26100#define BDB_EDP 27101#define BDB_LVDS_OPTIONS 40102#define BDB_LVDS_LFP_DATA_PTRS 41103#define BDB_LVDS_LFP_DATA 42104#define BDB_LVDS_BACKLIGHT 43105#define BDB_LVDS_POWER 44106#define BDB_SKIP 254 /* VBIOS private block, ignore */107108struct bdb_general_features {109/* bits 1 */110u8 panel_fitting:2;111u8 flexaim:1;112u8 msg_enable:1;113u8 clear_screen:3;114u8 color_flip:1;115116/* bits 2 */117u8 download_ext_vbt:1;118u8 enable_ssc:1;119u8 ssc_freq:1;120u8 enable_lfp_on_override:1;121u8 disable_ssc_ddt:1;122u8 rsvd8:3; /* finish byte */123124/* bits 3 */125u8 disable_smooth_vision:1;126u8 single_dvi:1;127u8 rsvd9:6; /* finish byte */128129/* bits 4 */130u8 legacy_monitor_detect;131132/* bits 5 */133u8 int_crt_support:1;134u8 int_tv_support:1;135u8 rsvd11:6; /* finish byte */136} __attribute__((packed));137138/* pre-915 */139#define GPIO_PIN_DVI_LVDS 0x03 /* "DVI/LVDS DDC GPIO pins" */140#define GPIO_PIN_ADD_I2C 0x05 /* "ADDCARD I2C GPIO pins" */141#define GPIO_PIN_ADD_DDC 0x04 /* "ADDCARD DDC GPIO pins" */142#define GPIO_PIN_ADD_DDC_I2C 0x06 /* "ADDCARD DDC/I2C GPIO pins" */143144/* Pre 915 */145#define DEVICE_TYPE_NONE 0x00146#define DEVICE_TYPE_CRT 0x01147#define DEVICE_TYPE_TV 0x09148#define DEVICE_TYPE_EFP 0x12149#define DEVICE_TYPE_LFP 0x22150/* On 915+ */151#define DEVICE_TYPE_CRT_DPMS 0x6001152#define DEVICE_TYPE_CRT_DPMS_HOTPLUG 0x4001153#define DEVICE_TYPE_TV_COMPOSITE 0x0209154#define DEVICE_TYPE_TV_MACROVISION 0x0289155#define DEVICE_TYPE_TV_RF_COMPOSITE 0x020c156#define DEVICE_TYPE_TV_SVIDEO_COMPOSITE 0x0609157#define DEVICE_TYPE_TV_SCART 0x0209158#define DEVICE_TYPE_TV_CODEC_HOTPLUG_PWR 0x6009159#define DEVICE_TYPE_EFP_HOTPLUG_PWR 0x6012160#define DEVICE_TYPE_EFP_DVI_HOTPLUG_PWR 0x6052161#define DEVICE_TYPE_EFP_DVI_I 0x6053162#define DEVICE_TYPE_EFP_DVI_D_DUAL 0x6152163#define DEVICE_TYPE_EFP_DVI_D_HDCP 0x60d2164#define DEVICE_TYPE_OPENLDI_HOTPLUG_PWR 0x6062165#define DEVICE_TYPE_OPENLDI_DUALPIX 0x6162166#define DEVICE_TYPE_LFP_PANELLINK 0x5012167#define DEVICE_TYPE_LFP_CMOS_PWR 0x5042168#define DEVICE_TYPE_LFP_LVDS_PWR 0x5062169#define DEVICE_TYPE_LFP_LVDS_DUAL 0x5162170#define DEVICE_TYPE_LFP_LVDS_DUAL_HDCP 0x51e2171172#define DEVICE_CFG_NONE 0x00173#define DEVICE_CFG_12BIT_DVOB 0x01174#define DEVICE_CFG_12BIT_DVOC 0x02175#define DEVICE_CFG_24BIT_DVOBC 0x09176#define DEVICE_CFG_24BIT_DVOCB 0x0a177#define DEVICE_CFG_DUAL_DVOB 0x11178#define DEVICE_CFG_DUAL_DVOC 0x12179#define DEVICE_CFG_DUAL_DVOBC 0x13180#define DEVICE_CFG_DUAL_LINK_DVOBC 0x19181#define DEVICE_CFG_DUAL_LINK_DVOCB 0x1a182183#define DEVICE_WIRE_NONE 0x00184#define DEVICE_WIRE_DVOB 0x01185#define DEVICE_WIRE_DVOC 0x02186#define DEVICE_WIRE_DVOBC 0x03187#define DEVICE_WIRE_DVOBB 0x05188#define DEVICE_WIRE_DVOCC 0x06189#define DEVICE_WIRE_DVOB_MASTER 0x0d190#define DEVICE_WIRE_DVOC_MASTER 0x0e191192#define DEVICE_PORT_DVOA 0x00 /* none on 845+ */193#define DEVICE_PORT_DVOB 0x01194#define DEVICE_PORT_DVOC 0x02195196struct child_device_config {197u16 handle;198u16 device_type;199u8 i2c_speed;200u8 rsvd[9];201u16 addin_offset;202u8 dvo_port; /* See Device_PORT_* above */203u8 i2c_pin;204u8 slave_addr;205u8 ddc_pin;206u16 edid_ptr;207u8 dvo_cfg; /* See DEVICE_CFG_* above */208u8 dvo2_port;209u8 i2c2_pin;210u8 slave2_addr;211u8 ddc2_pin;212u8 capabilities;213u8 dvo_wiring;/* See DEVICE_WIRE_* above */214u8 dvo2_wiring;215u16 extended_type;216u8 dvo_function;217} __attribute__((packed));218219struct bdb_general_definitions {220/* DDC GPIO */221u8 crt_ddc_gmbus_pin;222223/* DPMS bits */224u8 dpms_acpi:1;225u8 skip_boot_crt_detect:1;226u8 dpms_aim:1;227u8 rsvd1:5; /* finish byte */228229/* boot device bits */230u8 boot_display[2];231u8 child_dev_size;232233/*234* Device info:235* If TV is present, it'll be at devices[0].236* LVDS will be next, either devices[0] or [1], if present.237* On some platforms the number of device is 6. But could be as few as238* 4 if both TV and LVDS are missing.239* And the device num is related with the size of general definition240* block. It is obtained by using the following formula:241* number = (block_size - sizeof(bdb_general_definitions))/242* sizeof(child_device_config);243*/244struct child_device_config devices[0];245} __attribute__((packed));246247struct bdb_lvds_options {248u8 panel_type;249u8 rsvd1;250/* LVDS capabilities, stored in a dword */251u8 pfit_mode:2;252u8 pfit_text_mode_enhanced:1;253u8 pfit_gfx_mode_enhanced:1;254u8 pfit_ratio_auto:1;255u8 pixel_dither:1;256u8 lvds_edid:1;257u8 rsvd2:1;258u8 rsvd4;259} __attribute__((packed));260261/* LFP pointer table contains entries to the struct below */262struct bdb_lvds_lfp_data_ptr {263u16 fp_timing_offset; /* offsets are from start of bdb */264u8 fp_table_size;265u16 dvo_timing_offset;266u8 dvo_table_size;267u16 panel_pnp_id_offset;268u8 pnp_table_size;269} __attribute__((packed));270271struct bdb_lvds_lfp_data_ptrs {272u8 lvds_entries; /* followed by one or more lvds_data_ptr structs */273struct bdb_lvds_lfp_data_ptr ptr[16];274} __attribute__((packed));275276/* LFP data has 3 blocks per entry */277struct lvds_fp_timing {278u16 x_res;279u16 y_res;280u32 lvds_reg;281u32 lvds_reg_val;282u32 pp_on_reg;283u32 pp_on_reg_val;284u32 pp_off_reg;285u32 pp_off_reg_val;286u32 pp_cycle_reg;287u32 pp_cycle_reg_val;288u32 pfit_reg;289u32 pfit_reg_val;290u16 terminator;291} __attribute__((packed));292293struct lvds_dvo_timing {294u16 clock; /**< In 10khz */295u8 hactive_lo;296u8 hblank_lo;297u8 hblank_hi:4;298u8 hactive_hi:4;299u8 vactive_lo;300u8 vblank_lo;301u8 vblank_hi:4;302u8 vactive_hi:4;303u8 hsync_off_lo;304u8 hsync_pulse_width;305u8 vsync_pulse_width:4;306u8 vsync_off:4;307u8 rsvd0:6;308u8 hsync_off_hi:2;309u8 h_image;310u8 v_image;311u8 max_hv;312u8 h_border;313u8 v_border;314u8 rsvd1:3;315u8 digital:2;316u8 vsync_positive:1;317u8 hsync_positive:1;318u8 rsvd2:1;319} __attribute__((packed));320321struct lvds_pnp_id {322u16 mfg_name;323u16 product_code;324u32 serial;325u8 mfg_week;326u8 mfg_year;327} __attribute__((packed));328329struct bdb_lvds_lfp_data_entry {330struct lvds_fp_timing fp_timing;331struct lvds_dvo_timing dvo_timing;332struct lvds_pnp_id pnp_id;333} __attribute__((packed));334335struct bdb_lvds_lfp_data {336struct bdb_lvds_lfp_data_entry data[16];337} __attribute__((packed));338339struct aimdb_header {340char signature[16];341char oem_device[20];342u16 aimdb_version;343u16 aimdb_header_size;344u16 aimdb_size;345} __attribute__((packed));346347struct aimdb_block {348u8 aimdb_id;349u16 aimdb_size;350} __attribute__((packed));351352struct vch_panel_data {353u16 fp_timing_offset;354u8 fp_timing_size;355u16 dvo_timing_offset;356u8 dvo_timing_size;357u16 text_fitting_offset;358u8 text_fitting_size;359u16 graphics_fitting_offset;360u8 graphics_fitting_size;361} __attribute__((packed));362363struct vch_bdb_22 {364struct aimdb_block aimdb_block;365struct vch_panel_data panels[16];366} __attribute__((packed));367368struct bdb_sdvo_lvds_options {369u8 panel_backlight;370u8 h40_set_panel_type;371u8 panel_type;372u8 ssc_clk_freq;373u16 als_low_trip;374u16 als_high_trip;375u8 sclalarcoeff_tab_row_num;376u8 sclalarcoeff_tab_row_size;377u8 coefficient[8];378u8 panel_misc_bits_1;379u8 panel_misc_bits_2;380u8 panel_misc_bits_3;381u8 panel_misc_bits_4;382} __attribute__((packed));383384385#define BDB_DRIVER_FEATURE_NO_LVDS 0386#define BDB_DRIVER_FEATURE_INT_LVDS 1387#define BDB_DRIVER_FEATURE_SDVO_LVDS 2388#define BDB_DRIVER_FEATURE_EDP 3389390struct bdb_driver_features {391u8 boot_dev_algorithm:1;392u8 block_display_switch:1;393u8 allow_display_switch:1;394u8 hotplug_dvo:1;395u8 dual_view_zoom:1;396u8 int15h_hook:1;397u8 sprite_in_clone:1;398u8 primary_lfp_id:1;399400u16 boot_mode_x;401u16 boot_mode_y;402u8 boot_mode_bpp;403u8 boot_mode_refresh;404405u16 enable_lfp_primary:1;406u16 selective_mode_pruning:1;407u16 dual_frequency:1;408u16 render_clock_freq:1; /* 0: high freq; 1: low freq */409u16 nt_clone_support:1;410u16 power_scheme_ui:1; /* 0: CUI; 1: 3rd party */411u16 sprite_display_assign:1; /* 0: secondary; 1: primary */412u16 cui_aspect_scaling:1;413u16 preserve_aspect_ratio:1;414u16 sdvo_device_power_down:1;415u16 crt_hotplug:1;416u16 lvds_config:2;417u16 tv_hotplug:1;418u16 hdmi_config:2;419420u8 static_display:1;421u8 reserved2:7;422u16 legacy_crt_max_x;423u16 legacy_crt_max_y;424u8 legacy_crt_max_refresh;425426u8 hdmi_termination;427u8 custom_vbt_version;428} __attribute__((packed));429430#define EDP_18BPP 0431#define EDP_24BPP 1432#define EDP_30BPP 2433#define EDP_RATE_1_62 0434#define EDP_RATE_2_7 1435#define EDP_LANE_1 0436#define EDP_LANE_2 1437#define EDP_LANE_4 3438#define EDP_PREEMPHASIS_NONE 0439#define EDP_PREEMPHASIS_3_5dB 1440#define EDP_PREEMPHASIS_6dB 2441#define EDP_PREEMPHASIS_9_5dB 3442#define EDP_VSWING_0_4V 0443#define EDP_VSWING_0_6V 1444#define EDP_VSWING_0_8V 2445#define EDP_VSWING_1_2V 3446447struct edp_power_seq {448u16 t3;449u16 t7;450u16 t9;451u16 t10;452u16 t12;453} __attribute__ ((packed));454455struct edp_link_params {456u8 rate:4;457u8 lanes:4;458u8 preemphasis:4;459u8 vswing:4;460} __attribute__ ((packed));461462struct bdb_edp {463struct edp_power_seq power_seqs[16];464u32 color_depth;465u32 sdrrs_msa_timing_delay;466struct edp_link_params link_params[16];467} __attribute__ ((packed));468469void intel_setup_bios(struct drm_device *dev);470bool intel_parse_bios(struct drm_device *dev);471472/*473* Driver<->VBIOS interaction occurs through scratch bits in474* GR18 & SWF*.475*/476477/* GR18 bits are set on display switch and hotkey events */478#define GR18_DRIVER_SWITCH_EN (1<<7) /* 0: VBIOS control, 1: driver control */479#define GR18_HOTKEY_MASK 0x78 /* See also SWF4 15:0 */480#define GR18_HK_NONE (0x0<<3)481#define GR18_HK_LFP_STRETCH (0x1<<3)482#define GR18_HK_TOGGLE_DISP (0x2<<3)483#define GR18_HK_DISP_SWITCH (0x4<<3) /* see SWF14 15:0 for what to enable */484#define GR18_HK_POPUP_DISABLED (0x6<<3)485#define GR18_HK_POPUP_ENABLED (0x7<<3)486#define GR18_HK_PFIT (0x8<<3)487#define GR18_HK_APM_CHANGE (0xa<<3)488#define GR18_HK_MULTIPLE (0xc<<3)489#define GR18_USER_INT_EN (1<<2)490#define GR18_A0000_FLUSH_EN (1<<1)491#define GR18_SMM_EN (1<<0)492493/* Set by driver, cleared by VBIOS */494#define SWF00_YRES_SHIFT 16495#define SWF00_XRES_SHIFT 0496#define SWF00_RES_MASK 0xffff497498/* Set by VBIOS at boot time and driver at runtime */499#define SWF01_TV2_FORMAT_SHIFT 8500#define SWF01_TV1_FORMAT_SHIFT 0501#define SWF01_TV_FORMAT_MASK 0xffff502503#define SWF10_VBIOS_BLC_I2C_EN (1<<29)504#define SWF10_GTT_OVERRIDE_EN (1<<28)505#define SWF10_LFP_DPMS_OVR (1<<27) /* override DPMS on display switch */506#define SWF10_ACTIVE_TOGGLE_LIST_MASK (7<<24)507#define SWF10_OLD_TOGGLE 0x0508#define SWF10_TOGGLE_LIST_1 0x1509#define SWF10_TOGGLE_LIST_2 0x2510#define SWF10_TOGGLE_LIST_3 0x3511#define SWF10_TOGGLE_LIST_4 0x4512#define SWF10_PANNING_EN (1<<23)513#define SWF10_DRIVER_LOADED (1<<22)514#define SWF10_EXTENDED_DESKTOP (1<<21)515#define SWF10_EXCLUSIVE_MODE (1<<20)516#define SWF10_OVERLAY_EN (1<<19)517#define SWF10_PLANEB_HOLDOFF (1<<18)518#define SWF10_PLANEA_HOLDOFF (1<<17)519#define SWF10_VGA_HOLDOFF (1<<16)520#define SWF10_ACTIVE_DISP_MASK 0xffff521#define SWF10_PIPEB_LFP2 (1<<15)522#define SWF10_PIPEB_EFP2 (1<<14)523#define SWF10_PIPEB_TV2 (1<<13)524#define SWF10_PIPEB_CRT2 (1<<12)525#define SWF10_PIPEB_LFP (1<<11)526#define SWF10_PIPEB_EFP (1<<10)527#define SWF10_PIPEB_TV (1<<9)528#define SWF10_PIPEB_CRT (1<<8)529#define SWF10_PIPEA_LFP2 (1<<7)530#define SWF10_PIPEA_EFP2 (1<<6)531#define SWF10_PIPEA_TV2 (1<<5)532#define SWF10_PIPEA_CRT2 (1<<4)533#define SWF10_PIPEA_LFP (1<<3)534#define SWF10_PIPEA_EFP (1<<2)535#define SWF10_PIPEA_TV (1<<1)536#define SWF10_PIPEA_CRT (1<<0)537538#define SWF11_MEMORY_SIZE_SHIFT 16539#define SWF11_SV_TEST_EN (1<<15)540#define SWF11_IS_AGP (1<<14)541#define SWF11_DISPLAY_HOLDOFF (1<<13)542#define SWF11_DPMS_REDUCED (1<<12)543#define SWF11_IS_VBE_MODE (1<<11)544#define SWF11_PIPEB_ACCESS (1<<10) /* 0 here means pipe a */545#define SWF11_DPMS_MASK 0x07546#define SWF11_DPMS_OFF (1<<2)547#define SWF11_DPMS_SUSPEND (1<<1)548#define SWF11_DPMS_STANDBY (1<<0)549#define SWF11_DPMS_ON 0550551#define SWF14_GFX_PFIT_EN (1<<31)552#define SWF14_TEXT_PFIT_EN (1<<30)553#define SWF14_LID_STATUS_CLOSED (1<<29) /* 0 here means open */554#define SWF14_POPUP_EN (1<<28)555#define SWF14_DISPLAY_HOLDOFF (1<<27)556#define SWF14_DISP_DETECT_EN (1<<26)557#define SWF14_DOCKING_STATUS_DOCKED (1<<25) /* 0 here means undocked */558#define SWF14_DRIVER_STATUS (1<<24)559#define SWF14_OS_TYPE_WIN9X (1<<23)560#define SWF14_OS_TYPE_WINNT (1<<22)561/* 21:19 rsvd */562#define SWF14_PM_TYPE_MASK 0x00070000563#define SWF14_PM_ACPI_VIDEO (0x4 << 16)564#define SWF14_PM_ACPI (0x3 << 16)565#define SWF14_PM_APM_12 (0x2 << 16)566#define SWF14_PM_APM_11 (0x1 << 16)567#define SWF14_HK_REQUEST_MASK 0x0000ffff /* see GR18 6:3 for event type */568/* if GR18 indicates a display switch */569#define SWF14_DS_PIPEB_LFP2_EN (1<<15)570#define SWF14_DS_PIPEB_EFP2_EN (1<<14)571#define SWF14_DS_PIPEB_TV2_EN (1<<13)572#define SWF14_DS_PIPEB_CRT2_EN (1<<12)573#define SWF14_DS_PIPEB_LFP_EN (1<<11)574#define SWF14_DS_PIPEB_EFP_EN (1<<10)575#define SWF14_DS_PIPEB_TV_EN (1<<9)576#define SWF14_DS_PIPEB_CRT_EN (1<<8)577#define SWF14_DS_PIPEA_LFP2_EN (1<<7)578#define SWF14_DS_PIPEA_EFP2_EN (1<<6)579#define SWF14_DS_PIPEA_TV2_EN (1<<5)580#define SWF14_DS_PIPEA_CRT2_EN (1<<4)581#define SWF14_DS_PIPEA_LFP_EN (1<<3)582#define SWF14_DS_PIPEA_EFP_EN (1<<2)583#define SWF14_DS_PIPEA_TV_EN (1<<1)584#define SWF14_DS_PIPEA_CRT_EN (1<<0)585/* if GR18 indicates a panel fitting request */586#define SWF14_PFIT_EN (1<<0) /* 0 means disable */587/* if GR18 indicates an APM change request */588#define SWF14_APM_HIBERNATE 0x4589#define SWF14_APM_SUSPEND 0x3590#define SWF14_APM_STANDBY 0x1591#define SWF14_APM_RESTORE 0x0592593/* Add the device class for LFP, TV, HDMI */594#define DEVICE_TYPE_INT_LFP 0x1022595#define DEVICE_TYPE_INT_TV 0x1009596#define DEVICE_TYPE_HDMI 0x60D2597#define DEVICE_TYPE_DP 0x68C6598#define DEVICE_TYPE_eDP 0x78C6599600/* define the DVO port for HDMI output type */601#define DVO_B 1602#define DVO_C 2603#define DVO_D 3604605/* define the PORT for DP output type */606#define PORT_IDPB 7607#define PORT_IDPC 8608#define PORT_IDPD 9609610#endif /* _I830_BIOS_H_ */611612613