Path: blob/master/drivers/gpu/drm/nouveau/nouveau_reg.h
15157 views
1#define NV04_PFB_BOOT_0 0x001000002# define NV04_PFB_BOOT_0_RAM_AMOUNT 0x000000033# define NV04_PFB_BOOT_0_RAM_AMOUNT_32MB 0x000000004# define NV04_PFB_BOOT_0_RAM_AMOUNT_4MB 0x000000015# define NV04_PFB_BOOT_0_RAM_AMOUNT_8MB 0x000000026# define NV04_PFB_BOOT_0_RAM_AMOUNT_16MB 0x000000037# define NV04_PFB_BOOT_0_RAM_WIDTH_128 0x000000048# define NV04_PFB_BOOT_0_RAM_TYPE 0x000000289# define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_8MBIT 0x0000000010# define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT 0x0000000811# define NV04_PFB_BOOT_0_RAM_TYPE_SGRAM_16MBIT_4BANK 0x0000001012# define NV04_PFB_BOOT_0_RAM_TYPE_SDRAM_16MBIT 0x0000001813# define NV04_PFB_BOOT_0_RAM_TYPE_SDRAM_64MBIT 0x0000002014# define NV04_PFB_BOOT_0_RAM_TYPE_SDRAM_64MBITX16 0x0000002815# define NV04_PFB_BOOT_0_UMA_ENABLE 0x0000010016# define NV04_PFB_BOOT_0_UMA_SIZE 0x0000f00017#define NV04_PFB_DEBUG_0 0x0010008018# define NV04_PFB_DEBUG_0_PAGE_MODE 0x0000000119# define NV04_PFB_DEBUG_0_REFRESH_OFF 0x0000001020# define NV04_PFB_DEBUG_0_REFRESH_COUNTX64 0x00003f0021# define NV04_PFB_DEBUG_0_REFRESH_SLOW_CLK 0x0000400022# define NV04_PFB_DEBUG_0_SAFE_MODE 0x0000800023# define NV04_PFB_DEBUG_0_ALOM_ENABLE 0x0001000024# define NV04_PFB_DEBUG_0_CASOE 0x0010000025# define NV04_PFB_DEBUG_0_CKE_INVERT 0x1000000026# define NV04_PFB_DEBUG_0_REFINC 0x2000000027# define NV04_PFB_DEBUG_0_SAVE_POWER_OFF 0x4000000028#define NV04_PFB_CFG0 0x0010020029# define NV04_PFB_CFG0_SCRAMBLE 0x2000000030#define NV04_PFB_CFG1 0x0010020431#define NV04_PFB_FIFO_DATA 0x0010020c32# define NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_MASK 0xfff0000033# define NV10_PFB_FIFO_DATA_RAM_AMOUNT_MB_SHIFT 2034#define NV10_PFB_REFCTRL 0x0010021035# define NV10_PFB_REFCTRL_VALID_1 (1 << 31)36#define NV04_PFB_PAD 0x0010021c37# define NV04_PFB_PAD_CKE_NORMAL (1 << 0)38#define NV10_PFB_TILE(i) (0x00100240 + (i*16))39#define NV10_PFB_TILE__SIZE 840#define NV10_PFB_TLIMIT(i) (0x00100244 + (i*16))41#define NV10_PFB_TSIZE(i) (0x00100248 + (i*16))42#define NV10_PFB_TSTATUS(i) (0x0010024c + (i*16))43#define NV04_PFB_REF 0x001002d044# define NV04_PFB_REF_CMD_REFRESH (1 << 0)45#define NV04_PFB_PRE 0x001002d446# define NV04_PFB_PRE_CMD_PRECHARGE (1 << 0)47#define NV20_PFB_ZCOMP(i) (0x00100300 + 4*(i))48# define NV20_PFB_ZCOMP_MODE_32 (4 << 24)49# define NV20_PFB_ZCOMP_EN (1 << 31)50# define NV25_PFB_ZCOMP_MODE_16 (1 << 20)51# define NV25_PFB_ZCOMP_MODE_32 (2 << 20)52#define NV10_PFB_CLOSE_PAGE2 0x0010033c53#define NV04_PFB_SCRAMBLE(i) (0x00100400 + 4 * (i))54#define NV40_PFB_TILE(i) (0x00100600 + (i*16))55#define NV40_PFB_TILE__SIZE_0 1256#define NV40_PFB_TILE__SIZE_1 1557#define NV40_PFB_TLIMIT(i) (0x00100604 + (i*16))58#define NV40_PFB_TSIZE(i) (0x00100608 + (i*16))59#define NV40_PFB_TSTATUS(i) (0x0010060c + (i*16))60#define NV40_PFB_UNK_800 0x001008006162#define NV_PEXTDEV_BOOT_0 0x0010100063#define NV_PEXTDEV_BOOT_0_RAMCFG 0x0000003c64# define NV_PEXTDEV_BOOT_0_STRAP_FP_IFACE_12BIT (8 << 12)65#define NV_PEXTDEV_BOOT_3 0x0010100c6667#define NV_RAMIN 0x007000006869#define NV_RAMHT_HANDLE_OFFSET 070#define NV_RAMHT_CONTEXT_OFFSET 471# define NV_RAMHT_CONTEXT_VALID (1<<31)72# define NV_RAMHT_CONTEXT_CHANNEL_SHIFT 2473# define NV_RAMHT_CONTEXT_ENGINE_SHIFT 1674# define NV_RAMHT_CONTEXT_ENGINE_SOFTWARE 075# define NV_RAMHT_CONTEXT_ENGINE_GRAPHICS 176# define NV_RAMHT_CONTEXT_INSTANCE_SHIFT 077# define NV40_RAMHT_CONTEXT_CHANNEL_SHIFT 2378# define NV40_RAMHT_CONTEXT_ENGINE_SHIFT 2079# define NV40_RAMHT_CONTEXT_INSTANCE_SHIFT 08081/* Some object classes we care about in the drm */82#define NV_CLASS_DMA_FROM_MEMORY 0x0000000283#define NV_CLASS_DMA_TO_MEMORY 0x0000000384#define NV_CLASS_NULL 0x0000003085#define NV_CLASS_DMA_IN_MEMORY 0x0000003D8687#define NV03_USER(i) (0x00800000+(i*NV03_USER_SIZE))88#define NV03_USER__SIZE 1689#define NV10_USER__SIZE 3290#define NV03_USER_SIZE 0x0001000091#define NV03_USER_DMA_PUT(i) (0x00800040+(i*NV03_USER_SIZE))92#define NV03_USER_DMA_PUT__SIZE 1693#define NV10_USER_DMA_PUT__SIZE 3294#define NV03_USER_DMA_GET(i) (0x00800044+(i*NV03_USER_SIZE))95#define NV03_USER_DMA_GET__SIZE 1696#define NV10_USER_DMA_GET__SIZE 3297#define NV03_USER_REF_CNT(i) (0x00800048+(i*NV03_USER_SIZE))98#define NV03_USER_REF_CNT__SIZE 1699#define NV10_USER_REF_CNT__SIZE 32100101#define NV40_USER(i) (0x00c00000+(i*NV40_USER_SIZE))102#define NV40_USER_SIZE 0x00001000103#define NV40_USER_DMA_PUT(i) (0x00c00040+(i*NV40_USER_SIZE))104#define NV40_USER_DMA_PUT__SIZE 32105#define NV40_USER_DMA_GET(i) (0x00c00044+(i*NV40_USER_SIZE))106#define NV40_USER_DMA_GET__SIZE 32107#define NV40_USER_REF_CNT(i) (0x00c00048+(i*NV40_USER_SIZE))108#define NV40_USER_REF_CNT__SIZE 32109110#define NV50_USER(i) (0x00c00000+(i*NV50_USER_SIZE))111#define NV50_USER_SIZE 0x00002000112#define NV50_USER_DMA_PUT(i) (0x00c00040+(i*NV50_USER_SIZE))113#define NV50_USER_DMA_PUT__SIZE 128114#define NV50_USER_DMA_GET(i) (0x00c00044+(i*NV50_USER_SIZE))115#define NV50_USER_DMA_GET__SIZE 128116#define NV50_USER_REF_CNT(i) (0x00c00048+(i*NV50_USER_SIZE))117#define NV50_USER_REF_CNT__SIZE 128118119#define NV03_FIFO_SIZE 0x8000UL120121#define NV03_PMC_BOOT_0 0x00000000122#define NV03_PMC_BOOT_1 0x00000004123#define NV03_PMC_INTR_0 0x00000100124# define NV_PMC_INTR_0_PFIFO_PENDING (1<<8)125# define NV_PMC_INTR_0_PGRAPH_PENDING (1<<12)126# define NV_PMC_INTR_0_NV50_I2C_PENDING (1<<21)127# define NV_PMC_INTR_0_CRTC0_PENDING (1<<24)128# define NV_PMC_INTR_0_CRTC1_PENDING (1<<25)129# define NV_PMC_INTR_0_NV50_DISPLAY_PENDING (1<<26)130# define NV_PMC_INTR_0_CRTCn_PENDING (3<<24)131#define NV03_PMC_INTR_EN_0 0x00000140132# define NV_PMC_INTR_EN_0_MASTER_ENABLE (1<<0)133#define NV03_PMC_ENABLE 0x00000200134# define NV_PMC_ENABLE_PFIFO (1<<8)135# define NV_PMC_ENABLE_PGRAPH (1<<12)136/* Disabling the below bit breaks newer (G7X only?) mobile chipsets,137* the card will hang early on in the X init process.138*/139# define NV_PMC_ENABLE_UNK13 (1<<13)140#define NV40_PMC_GRAPH_UNITS 0x00001540141#define NV40_PMC_BACKLIGHT 0x000015f0142# define NV40_PMC_BACKLIGHT_MASK 0x001f0000143#define NV40_PMC_1700 0x00001700144#define NV40_PMC_1704 0x00001704145#define NV40_PMC_1708 0x00001708146#define NV40_PMC_170C 0x0000170C147148/* probably PMC ? */149#define NV50_PUNK_BAR0_PRAMIN 0x00001700150#define NV50_PUNK_BAR_CFG_BASE 0x00001704151#define NV50_PUNK_BAR_CFG_BASE_VALID (1<<30)152#define NV50_PUNK_BAR1_CTXDMA 0x00001708153#define NV50_PUNK_BAR1_CTXDMA_VALID (1<<31)154#define NV50_PUNK_BAR3_CTXDMA 0x0000170C155#define NV50_PUNK_BAR3_CTXDMA_VALID (1<<31)156#define NV50_PUNK_UNK1710 0x00001710157158#define NV04_PBUS_PCI_NV_1 0x00001804159#define NV04_PBUS_PCI_NV_19 0x0000184C160#define NV04_PBUS_PCI_NV_20 0x00001850161# define NV04_PBUS_PCI_NV_20_ROM_SHADOW_DISABLED (0 << 0)162# define NV04_PBUS_PCI_NV_20_ROM_SHADOW_ENABLED (1 << 0)163164#define NV04_PTIMER_INTR_0 0x00009100165#define NV04_PTIMER_INTR_EN_0 0x00009140166#define NV04_PTIMER_NUMERATOR 0x00009200167#define NV04_PTIMER_DENOMINATOR 0x00009210168#define NV04_PTIMER_TIME_0 0x00009400169#define NV04_PTIMER_TIME_1 0x00009410170#define NV04_PTIMER_ALARM_0 0x00009420171172#define NV04_PGRAPH_DEBUG_0 0x00400080173#define NV04_PGRAPH_DEBUG_1 0x00400084174#define NV04_PGRAPH_DEBUG_2 0x00400088175#define NV04_PGRAPH_DEBUG_3 0x0040008c176#define NV10_PGRAPH_DEBUG_4 0x00400090177#define NV03_PGRAPH_INTR 0x00400100178#define NV03_PGRAPH_NSTATUS 0x00400104179# define NV04_PGRAPH_NSTATUS_STATE_IN_USE (1<<11)180# define NV04_PGRAPH_NSTATUS_INVALID_STATE (1<<12)181# define NV04_PGRAPH_NSTATUS_BAD_ARGUMENT (1<<13)182# define NV04_PGRAPH_NSTATUS_PROTECTION_FAULT (1<<14)183# define NV10_PGRAPH_NSTATUS_STATE_IN_USE (1<<23)184# define NV10_PGRAPH_NSTATUS_INVALID_STATE (1<<24)185# define NV10_PGRAPH_NSTATUS_BAD_ARGUMENT (1<<25)186# define NV10_PGRAPH_NSTATUS_PROTECTION_FAULT (1<<26)187#define NV03_PGRAPH_NSOURCE 0x00400108188# define NV03_PGRAPH_NSOURCE_NOTIFICATION (1<<0)189# define NV03_PGRAPH_NSOURCE_DATA_ERROR (1<<1)190# define NV03_PGRAPH_NSOURCE_PROTECTION_ERROR (1<<2)191# define NV03_PGRAPH_NSOURCE_RANGE_EXCEPTION (1<<3)192# define NV03_PGRAPH_NSOURCE_LIMIT_COLOR (1<<4)193# define NV03_PGRAPH_NSOURCE_LIMIT_ZETA (1<<5)194# define NV03_PGRAPH_NSOURCE_ILLEGAL_MTHD (1<<6)195# define NV03_PGRAPH_NSOURCE_DMA_R_PROTECTION (1<<7)196# define NV03_PGRAPH_NSOURCE_DMA_W_PROTECTION (1<<8)197# define NV03_PGRAPH_NSOURCE_FORMAT_EXCEPTION (1<<9)198# define NV03_PGRAPH_NSOURCE_PATCH_EXCEPTION (1<<10)199# define NV03_PGRAPH_NSOURCE_STATE_INVALID (1<<11)200# define NV03_PGRAPH_NSOURCE_DOUBLE_NOTIFY (1<<12)201# define NV03_PGRAPH_NSOURCE_NOTIFY_IN_USE (1<<13)202# define NV03_PGRAPH_NSOURCE_METHOD_CNT (1<<14)203# define NV03_PGRAPH_NSOURCE_BFR_NOTIFICATION (1<<15)204# define NV03_PGRAPH_NSOURCE_DMA_VTX_PROTECTION (1<<16)205# define NV03_PGRAPH_NSOURCE_DMA_WIDTH_A (1<<17)206# define NV03_PGRAPH_NSOURCE_DMA_WIDTH_B (1<<18)207#define NV03_PGRAPH_INTR_EN 0x00400140208#define NV40_PGRAPH_INTR_EN 0x0040013C209# define NV_PGRAPH_INTR_NOTIFY (1<<0)210# define NV_PGRAPH_INTR_MISSING_HW (1<<4)211# define NV_PGRAPH_INTR_CONTEXT_SWITCH (1<<12)212# define NV_PGRAPH_INTR_BUFFER_NOTIFY (1<<16)213# define NV_PGRAPH_INTR_ERROR (1<<20)214#define NV10_PGRAPH_CTX_CONTROL 0x00400144215#define NV10_PGRAPH_CTX_USER 0x00400148216#define NV10_PGRAPH_CTX_SWITCH(i) (0x0040014C + 0x4*(i))217#define NV04_PGRAPH_CTX_SWITCH1 0x00400160218#define NV10_PGRAPH_CTX_CACHE(i, j) (0x00400160 \219+ 0x4*(i) + 0x20*(j))220#define NV04_PGRAPH_CTX_SWITCH2 0x00400164221#define NV04_PGRAPH_CTX_SWITCH3 0x00400168222#define NV04_PGRAPH_CTX_SWITCH4 0x0040016C223#define NV04_PGRAPH_CTX_CONTROL 0x00400170224#define NV04_PGRAPH_CTX_USER 0x00400174225#define NV04_PGRAPH_CTX_CACHE1 0x00400180226#define NV03_PGRAPH_CTX_CONTROL 0x00400190227#define NV03_PGRAPH_CTX_USER 0x00400194228#define NV04_PGRAPH_CTX_CACHE2 0x004001A0229#define NV04_PGRAPH_CTX_CACHE3 0x004001C0230#define NV04_PGRAPH_CTX_CACHE4 0x004001E0231#define NV40_PGRAPH_CTXCTL_0304 0x00400304232#define NV40_PGRAPH_CTXCTL_0304_XFER_CTX 0x00000001233#define NV40_PGRAPH_CTXCTL_UCODE_STAT 0x00400308234#define NV40_PGRAPH_CTXCTL_UCODE_STAT_IP_MASK 0xff000000235#define NV40_PGRAPH_CTXCTL_UCODE_STAT_IP_SHIFT 24236#define NV40_PGRAPH_CTXCTL_UCODE_STAT_OP_MASK 0x00ffffff237#define NV40_PGRAPH_CTXCTL_0310 0x00400310238#define NV40_PGRAPH_CTXCTL_0310_XFER_SAVE 0x00000020239#define NV40_PGRAPH_CTXCTL_0310_XFER_LOAD 0x00000040240#define NV40_PGRAPH_CTXCTL_030C 0x0040030c241#define NV40_PGRAPH_CTXCTL_UCODE_INDEX 0x00400324242#define NV40_PGRAPH_CTXCTL_UCODE_DATA 0x00400328243#define NV40_PGRAPH_CTXCTL_CUR 0x0040032c244#define NV40_PGRAPH_CTXCTL_CUR_LOADED 0x01000000245#define NV40_PGRAPH_CTXCTL_CUR_INSTANCE 0x000FFFFF246#define NV40_PGRAPH_CTXCTL_NEXT 0x00400330247#define NV40_PGRAPH_CTXCTL_NEXT_INSTANCE 0x000fffff248#define NV50_PGRAPH_CTXCTL_CUR 0x0040032c249#define NV50_PGRAPH_CTXCTL_CUR_LOADED 0x80000000250#define NV50_PGRAPH_CTXCTL_CUR_INSTANCE 0x00ffffff251#define NV50_PGRAPH_CTXCTL_NEXT 0x00400330252#define NV50_PGRAPH_CTXCTL_NEXT_INSTANCE 0x00ffffff253#define NV03_PGRAPH_ABS_X_RAM 0x00400400254#define NV03_PGRAPH_ABS_Y_RAM 0x00400480255#define NV03_PGRAPH_X_MISC 0x00400500256#define NV03_PGRAPH_Y_MISC 0x00400504257#define NV04_PGRAPH_VALID1 0x00400508258#define NV04_PGRAPH_SOURCE_COLOR 0x0040050C259#define NV04_PGRAPH_MISC24_0 0x00400510260#define NV03_PGRAPH_XY_LOGIC_MISC0 0x00400514261#define NV03_PGRAPH_XY_LOGIC_MISC1 0x00400518262#define NV03_PGRAPH_XY_LOGIC_MISC2 0x0040051C263#define NV03_PGRAPH_XY_LOGIC_MISC3 0x00400520264#define NV03_PGRAPH_CLIPX_0 0x00400524265#define NV03_PGRAPH_CLIPX_1 0x00400528266#define NV03_PGRAPH_CLIPY_0 0x0040052C267#define NV03_PGRAPH_CLIPY_1 0x00400530268#define NV03_PGRAPH_ABS_ICLIP_XMAX 0x00400534269#define NV03_PGRAPH_ABS_ICLIP_YMAX 0x00400538270#define NV03_PGRAPH_ABS_UCLIP_XMIN 0x0040053C271#define NV03_PGRAPH_ABS_UCLIP_YMIN 0x00400540272#define NV03_PGRAPH_ABS_UCLIP_XMAX 0x00400544273#define NV03_PGRAPH_ABS_UCLIP_YMAX 0x00400548274#define NV03_PGRAPH_ABS_UCLIPA_XMIN 0x00400560275#define NV03_PGRAPH_ABS_UCLIPA_YMIN 0x00400564276#define NV03_PGRAPH_ABS_UCLIPA_XMAX 0x00400568277#define NV03_PGRAPH_ABS_UCLIPA_YMAX 0x0040056C278#define NV04_PGRAPH_MISC24_1 0x00400570279#define NV04_PGRAPH_MISC24_2 0x00400574280#define NV04_PGRAPH_VALID2 0x00400578281#define NV04_PGRAPH_PASSTHRU_0 0x0040057C282#define NV04_PGRAPH_PASSTHRU_1 0x00400580283#define NV04_PGRAPH_PASSTHRU_2 0x00400584284#define NV10_PGRAPH_DIMX_TEXTURE 0x00400588285#define NV10_PGRAPH_WDIMX_TEXTURE 0x0040058C286#define NV04_PGRAPH_COMBINE_0_ALPHA 0x00400590287#define NV04_PGRAPH_COMBINE_0_COLOR 0x00400594288#define NV04_PGRAPH_COMBINE_1_ALPHA 0x00400598289#define NV04_PGRAPH_COMBINE_1_COLOR 0x0040059C290#define NV04_PGRAPH_FORMAT_0 0x004005A8291#define NV04_PGRAPH_FORMAT_1 0x004005AC292#define NV04_PGRAPH_FILTER_0 0x004005B0293#define NV04_PGRAPH_FILTER_1 0x004005B4294#define NV03_PGRAPH_MONO_COLOR0 0x00400600295#define NV04_PGRAPH_ROP3 0x00400604296#define NV04_PGRAPH_BETA_AND 0x00400608297#define NV04_PGRAPH_BETA_PREMULT 0x0040060C298#define NV04_PGRAPH_LIMIT_VIOL_PIX 0x00400610299#define NV04_PGRAPH_FORMATS 0x00400618300#define NV10_PGRAPH_DEBUG_2 0x00400620301#define NV04_PGRAPH_BOFFSET0 0x00400640302#define NV04_PGRAPH_BOFFSET1 0x00400644303#define NV04_PGRAPH_BOFFSET2 0x00400648304#define NV04_PGRAPH_BOFFSET3 0x0040064C305#define NV04_PGRAPH_BOFFSET4 0x00400650306#define NV04_PGRAPH_BOFFSET5 0x00400654307#define NV04_PGRAPH_BBASE0 0x00400658308#define NV04_PGRAPH_BBASE1 0x0040065C309#define NV04_PGRAPH_BBASE2 0x00400660310#define NV04_PGRAPH_BBASE3 0x00400664311#define NV04_PGRAPH_BBASE4 0x00400668312#define NV04_PGRAPH_BBASE5 0x0040066C313#define NV04_PGRAPH_BPITCH0 0x00400670314#define NV04_PGRAPH_BPITCH1 0x00400674315#define NV04_PGRAPH_BPITCH2 0x00400678316#define NV04_PGRAPH_BPITCH3 0x0040067C317#define NV04_PGRAPH_BPITCH4 0x00400680318#define NV04_PGRAPH_BLIMIT0 0x00400684319#define NV04_PGRAPH_BLIMIT1 0x00400688320#define NV04_PGRAPH_BLIMIT2 0x0040068C321#define NV04_PGRAPH_BLIMIT3 0x00400690322#define NV04_PGRAPH_BLIMIT4 0x00400694323#define NV04_PGRAPH_BLIMIT5 0x00400698324#define NV04_PGRAPH_BSWIZZLE2 0x0040069C325#define NV04_PGRAPH_BSWIZZLE5 0x004006A0326#define NV03_PGRAPH_STATUS 0x004006B0327#define NV04_PGRAPH_STATUS 0x00400700328# define NV40_PGRAPH_STATUS_SYNC_STALL 0x00004000329#define NV04_PGRAPH_TRAPPED_ADDR 0x00400704330#define NV04_PGRAPH_TRAPPED_DATA 0x00400708331#define NV04_PGRAPH_SURFACE 0x0040070C332#define NV10_PGRAPH_TRAPPED_DATA_HIGH 0x0040070C333#define NV04_PGRAPH_STATE 0x00400710334#define NV10_PGRAPH_SURFACE 0x00400710335#define NV04_PGRAPH_NOTIFY 0x00400714336#define NV10_PGRAPH_STATE 0x00400714337#define NV10_PGRAPH_NOTIFY 0x00400718338339#define NV04_PGRAPH_FIFO 0x00400720340341#define NV04_PGRAPH_BPIXEL 0x00400724342#define NV10_PGRAPH_RDI_INDEX 0x00400750343#define NV04_PGRAPH_FFINTFC_ST2 0x00400754344#define NV10_PGRAPH_RDI_DATA 0x00400754345#define NV04_PGRAPH_DMA_PITCH 0x00400760346#define NV10_PGRAPH_FFINTFC_FIFO_PTR 0x00400760347#define NV04_PGRAPH_DVD_COLORFMT 0x00400764348#define NV10_PGRAPH_FFINTFC_ST2 0x00400764349#define NV04_PGRAPH_SCALED_FORMAT 0x00400768350#define NV10_PGRAPH_FFINTFC_ST2_DL 0x00400768351#define NV10_PGRAPH_FFINTFC_ST2_DH 0x0040076c352#define NV10_PGRAPH_DMA_PITCH 0x00400770353#define NV10_PGRAPH_DVD_COLORFMT 0x00400774354#define NV10_PGRAPH_SCALED_FORMAT 0x00400778355#define NV20_PGRAPH_CHANNEL_CTX_TABLE 0x00400780356#define NV20_PGRAPH_CHANNEL_CTX_POINTER 0x00400784357#define NV20_PGRAPH_CHANNEL_CTX_XFER 0x00400788358#define NV20_PGRAPH_CHANNEL_CTX_XFER_LOAD 0x00000001359#define NV20_PGRAPH_CHANNEL_CTX_XFER_SAVE 0x00000002360#define NV04_PGRAPH_PATT_COLOR0 0x00400800361#define NV04_PGRAPH_PATT_COLOR1 0x00400804362#define NV04_PGRAPH_PATTERN 0x00400808363#define NV04_PGRAPH_PATTERN_SHAPE 0x00400810364#define NV04_PGRAPH_CHROMA 0x00400814365#define NV04_PGRAPH_CONTROL0 0x00400818366#define NV04_PGRAPH_CONTROL1 0x0040081C367#define NV04_PGRAPH_CONTROL2 0x00400820368#define NV04_PGRAPH_BLEND 0x00400824369#define NV04_PGRAPH_STORED_FMT 0x00400830370#define NV04_PGRAPH_PATT_COLORRAM 0x00400900371#define NV20_PGRAPH_TILE(i) (0x00400900 + (i*16))372#define NV20_PGRAPH_TLIMIT(i) (0x00400904 + (i*16))373#define NV20_PGRAPH_TSIZE(i) (0x00400908 + (i*16))374#define NV20_PGRAPH_TSTATUS(i) (0x0040090C + (i*16))375#define NV20_PGRAPH_ZCOMP(i) (0x00400980 + 4*(i))376#define NV10_PGRAPH_TILE(i) (0x00400B00 + (i*16))377#define NV10_PGRAPH_TLIMIT(i) (0x00400B04 + (i*16))378#define NV10_PGRAPH_TSIZE(i) (0x00400B08 + (i*16))379#define NV10_PGRAPH_TSTATUS(i) (0x00400B0C + (i*16))380#define NV04_PGRAPH_U_RAM 0x00400D00381#define NV47_PGRAPH_TILE(i) (0x00400D00 + (i*16))382#define NV47_PGRAPH_TLIMIT(i) (0x00400D04 + (i*16))383#define NV47_PGRAPH_TSIZE(i) (0x00400D08 + (i*16))384#define NV47_PGRAPH_TSTATUS(i) (0x00400D0C + (i*16))385#define NV04_PGRAPH_V_RAM 0x00400D40386#define NV04_PGRAPH_W_RAM 0x00400D80387#define NV10_PGRAPH_COMBINER0_IN_ALPHA 0x00400E40388#define NV10_PGRAPH_COMBINER1_IN_ALPHA 0x00400E44389#define NV10_PGRAPH_COMBINER0_IN_RGB 0x00400E48390#define NV10_PGRAPH_COMBINER1_IN_RGB 0x00400E4C391#define NV10_PGRAPH_COMBINER_COLOR0 0x00400E50392#define NV10_PGRAPH_COMBINER_COLOR1 0x00400E54393#define NV10_PGRAPH_COMBINER0_OUT_ALPHA 0x00400E58394#define NV10_PGRAPH_COMBINER1_OUT_ALPHA 0x00400E5C395#define NV10_PGRAPH_COMBINER0_OUT_RGB 0x00400E60396#define NV10_PGRAPH_COMBINER1_OUT_RGB 0x00400E64397#define NV10_PGRAPH_COMBINER_FINAL0 0x00400E68398#define NV10_PGRAPH_COMBINER_FINAL1 0x00400E6C399#define NV10_PGRAPH_WINDOWCLIP_HORIZONTAL 0x00400F00400#define NV10_PGRAPH_WINDOWCLIP_VERTICAL 0x00400F20401#define NV10_PGRAPH_XFMODE0 0x00400F40402#define NV10_PGRAPH_XFMODE1 0x00400F44403#define NV10_PGRAPH_GLOBALSTATE0 0x00400F48404#define NV10_PGRAPH_GLOBALSTATE1 0x00400F4C405#define NV10_PGRAPH_PIPE_ADDRESS 0x00400F50406#define NV10_PGRAPH_PIPE_DATA 0x00400F54407#define NV04_PGRAPH_DMA_START_0 0x00401000408#define NV04_PGRAPH_DMA_START_1 0x00401004409#define NV04_PGRAPH_DMA_LENGTH 0x00401008410#define NV04_PGRAPH_DMA_MISC 0x0040100C411#define NV04_PGRAPH_DMA_DATA_0 0x00401020412#define NV04_PGRAPH_DMA_DATA_1 0x00401024413#define NV04_PGRAPH_DMA_RM 0x00401030414#define NV04_PGRAPH_DMA_A_XLATE_INST 0x00401040415#define NV04_PGRAPH_DMA_A_CONTROL 0x00401044416#define NV04_PGRAPH_DMA_A_LIMIT 0x00401048417#define NV04_PGRAPH_DMA_A_TLB_PTE 0x0040104C418#define NV04_PGRAPH_DMA_A_TLB_TAG 0x00401050419#define NV04_PGRAPH_DMA_A_ADJ_OFFSET 0x00401054420#define NV04_PGRAPH_DMA_A_OFFSET 0x00401058421#define NV04_PGRAPH_DMA_A_SIZE 0x0040105C422#define NV04_PGRAPH_DMA_A_Y_SIZE 0x00401060423#define NV04_PGRAPH_DMA_B_XLATE_INST 0x00401080424#define NV04_PGRAPH_DMA_B_CONTROL 0x00401084425#define NV04_PGRAPH_DMA_B_LIMIT 0x00401088426#define NV04_PGRAPH_DMA_B_TLB_PTE 0x0040108C427#define NV04_PGRAPH_DMA_B_TLB_TAG 0x00401090428#define NV04_PGRAPH_DMA_B_ADJ_OFFSET 0x00401094429#define NV04_PGRAPH_DMA_B_OFFSET 0x00401098430#define NV04_PGRAPH_DMA_B_SIZE 0x0040109C431#define NV04_PGRAPH_DMA_B_Y_SIZE 0x004010A0432#define NV40_PGRAPH_TILE1(i) (0x00406900 + (i*16))433#define NV40_PGRAPH_TLIMIT1(i) (0x00406904 + (i*16))434#define NV40_PGRAPH_TSIZE1(i) (0x00406908 + (i*16))435#define NV40_PGRAPH_TSTATUS1(i) (0x0040690C + (i*16))436437438/* It's a guess that this works on NV03. Confirmed on NV04, though */439#define NV04_PFIFO_DELAY_0 0x00002040440#define NV04_PFIFO_DMA_TIMESLICE 0x00002044441#define NV04_PFIFO_NEXT_CHANNEL 0x00002050442#define NV03_PFIFO_INTR_0 0x00002100443#define NV03_PFIFO_INTR_EN_0 0x00002140444# define NV_PFIFO_INTR_CACHE_ERROR (1<<0)445# define NV_PFIFO_INTR_RUNOUT (1<<4)446# define NV_PFIFO_INTR_RUNOUT_OVERFLOW (1<<8)447# define NV_PFIFO_INTR_DMA_PUSHER (1<<12)448# define NV_PFIFO_INTR_DMA_PT (1<<16)449# define NV_PFIFO_INTR_SEMAPHORE (1<<20)450# define NV_PFIFO_INTR_ACQUIRE_TIMEOUT (1<<24)451#define NV03_PFIFO_RAMHT 0x00002210452#define NV03_PFIFO_RAMFC 0x00002214453#define NV03_PFIFO_RAMRO 0x00002218454#define NV40_PFIFO_RAMFC 0x00002220455#define NV03_PFIFO_CACHES 0x00002500456#define NV04_PFIFO_MODE 0x00002504457#define NV04_PFIFO_DMA 0x00002508458#define NV04_PFIFO_SIZE 0x0000250c459#define NV50_PFIFO_CTX_TABLE(c) (0x2600+(c)*4)460#define NV50_PFIFO_CTX_TABLE__SIZE 128461#define NV50_PFIFO_CTX_TABLE_CHANNEL_ENABLED (1<<31)462#define NV50_PFIFO_CTX_TABLE_UNK30_BAD (1<<30)463#define NV50_PFIFO_CTX_TABLE_INSTANCE_MASK_G80 0x0FFFFFFF464#define NV50_PFIFO_CTX_TABLE_INSTANCE_MASK_G84 0x00FFFFFF465#define NV03_PFIFO_CACHE0_PUSH0 0x00003000466#define NV03_PFIFO_CACHE0_PULL0 0x00003040467#define NV04_PFIFO_CACHE0_PULL0 0x00003050468#define NV04_PFIFO_CACHE0_PULL1 0x00003054469#define NV03_PFIFO_CACHE1_PUSH0 0x00003200470#define NV03_PFIFO_CACHE1_PUSH1 0x00003204471#define NV03_PFIFO_CACHE1_PUSH1_DMA (1<<8)472#define NV40_PFIFO_CACHE1_PUSH1_DMA (1<<16)473#define NV03_PFIFO_CACHE1_PUSH1_CHID_MASK 0x0000000f474#define NV10_PFIFO_CACHE1_PUSH1_CHID_MASK 0x0000001f475#define NV50_PFIFO_CACHE1_PUSH1_CHID_MASK 0x0000007f476#define NV03_PFIFO_CACHE1_PUT 0x00003210477#define NV04_PFIFO_CACHE1_DMA_PUSH 0x00003220478#define NV04_PFIFO_CACHE1_DMA_FETCH 0x00003224479# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_8_BYTES 0x00000000480# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_16_BYTES 0x00000008481# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_24_BYTES 0x00000010482# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_32_BYTES 0x00000018483# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_40_BYTES 0x00000020484# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_48_BYTES 0x00000028485# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_56_BYTES 0x00000030486# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_64_BYTES 0x00000038487# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_72_BYTES 0x00000040488# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_80_BYTES 0x00000048489# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_88_BYTES 0x00000050490# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_96_BYTES 0x00000058491# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_104_BYTES 0x00000060492# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_112_BYTES 0x00000068493# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_120_BYTES 0x00000070494# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_128_BYTES 0x00000078495# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_136_BYTES 0x00000080496# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_144_BYTES 0x00000088497# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_152_BYTES 0x00000090498# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_160_BYTES 0x00000098499# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_168_BYTES 0x000000A0500# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_176_BYTES 0x000000A8501# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_184_BYTES 0x000000B0502# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_192_BYTES 0x000000B8503# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_200_BYTES 0x000000C0504# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_208_BYTES 0x000000C8505# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_216_BYTES 0x000000D0506# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_224_BYTES 0x000000D8507# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_232_BYTES 0x000000E0508# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_240_BYTES 0x000000E8509# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_248_BYTES 0x000000F0510# define NV_PFIFO_CACHE1_DMA_FETCH_TRIG_256_BYTES 0x000000F8511# define NV_PFIFO_CACHE1_DMA_FETCH_SIZE 0x0000E000512# define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_32_BYTES 0x00000000513# define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_64_BYTES 0x00002000514# define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_96_BYTES 0x00004000515# define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES 0x00006000516# define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_160_BYTES 0x00008000517# define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_192_BYTES 0x0000A000518# define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_224_BYTES 0x0000C000519# define NV_PFIFO_CACHE1_DMA_FETCH_SIZE_256_BYTES 0x0000E000520# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS 0x001F0000521# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_0 0x00000000522# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_1 0x00010000523# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_2 0x00020000524# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_3 0x00030000525# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_4 0x00040000526# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_5 0x00050000527# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_6 0x00060000528# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_7 0x00070000529# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_8 0x00080000530# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_9 0x00090000531# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_10 0x000A0000532# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_11 0x000B0000533# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_12 0x000C0000534# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_13 0x000D0000535# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_14 0x000E0000536# define NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_15 0x000F0000537# define NV_PFIFO_CACHE1_ENDIAN 0x80000000538# define NV_PFIFO_CACHE1_LITTLE_ENDIAN 0x7FFFFFFF539# define NV_PFIFO_CACHE1_BIG_ENDIAN 0x80000000540#define NV04_PFIFO_CACHE1_DMA_STATE 0x00003228541#define NV04_PFIFO_CACHE1_DMA_INSTANCE 0x0000322c542#define NV04_PFIFO_CACHE1_DMA_CTL 0x00003230543#define NV04_PFIFO_CACHE1_DMA_PUT 0x00003240544#define NV04_PFIFO_CACHE1_DMA_GET 0x00003244545#define NV10_PFIFO_CACHE1_REF_CNT 0x00003248546#define NV10_PFIFO_CACHE1_DMA_SUBROUTINE 0x0000324C547#define NV03_PFIFO_CACHE1_PULL0 0x00003240548#define NV04_PFIFO_CACHE1_PULL0 0x00003250549# define NV04_PFIFO_CACHE1_PULL0_HASH_FAILED 0x00000010550# define NV04_PFIFO_CACHE1_PULL0_HASH_BUSY 0x00001000551#define NV03_PFIFO_CACHE1_PULL1 0x00003250552#define NV04_PFIFO_CACHE1_PULL1 0x00003254553#define NV04_PFIFO_CACHE1_HASH 0x00003258554#define NV10_PFIFO_CACHE1_ACQUIRE_TIMEOUT 0x00003260555#define NV10_PFIFO_CACHE1_ACQUIRE_TIMESTAMP 0x00003264556#define NV10_PFIFO_CACHE1_ACQUIRE_VALUE 0x00003268557#define NV10_PFIFO_CACHE1_SEMAPHORE 0x0000326C558#define NV03_PFIFO_CACHE1_GET 0x00003270559#define NV04_PFIFO_CACHE1_ENGINE 0x00003280560#define NV04_PFIFO_CACHE1_DMA_DCOUNT 0x000032A0561#define NV40_PFIFO_GRCTX_INSTANCE 0x000032E0562#define NV40_PFIFO_UNK32E4 0x000032E4563#define NV04_PFIFO_CACHE1_METHOD(i) (0x00003800+(i*8))564#define NV04_PFIFO_CACHE1_DATA(i) (0x00003804+(i*8))565#define NV40_PFIFO_CACHE1_METHOD(i) (0x00090000+(i*8))566#define NV40_PFIFO_CACHE1_DATA(i) (0x00090004+(i*8))567568#define NV_CRTC0_INTSTAT 0x00600100569#define NV_CRTC0_INTEN 0x00600140570#define NV_CRTC1_INTSTAT 0x00602100571#define NV_CRTC1_INTEN 0x00602140572# define NV_CRTC_INTR_VBLANK (1<<0)573574#define NV04_PRAMIN 0x00700000575576/* Fifo commands. These are not regs, neither masks */577#define NV03_FIFO_CMD_JUMP 0x20000000578#define NV03_FIFO_CMD_JUMP_OFFSET_MASK 0x1ffffffc579#define NV03_FIFO_CMD_REWIND (NV03_FIFO_CMD_JUMP | (0 & NV03_FIFO_CMD_JUMP_OFFSET_MASK))580581/* This is a partial import from rules-ng, a few things may be duplicated.582* Eventually we should completely import everything from rules-ng.583* For the moment check rules-ng for docs.584*/585586#define NV50_PMC 0x00000000587#define NV50_PMC__LEN 0x1588#define NV50_PMC__ESIZE 0x2000589# define NV50_PMC_BOOT_0 0x00000000590# define NV50_PMC_BOOT_0_REVISION 0x000000ff591# define NV50_PMC_BOOT_0_REVISION__SHIFT 0592# define NV50_PMC_BOOT_0_ARCH 0x0ff00000593# define NV50_PMC_BOOT_0_ARCH__SHIFT 20594# define NV50_PMC_INTR_0 0x00000100595# define NV50_PMC_INTR_0_PFIFO (1<<8)596# define NV50_PMC_INTR_0_PGRAPH (1<<12)597# define NV50_PMC_INTR_0_PTIMER (1<<20)598# define NV50_PMC_INTR_0_HOTPLUG (1<<21)599# define NV50_PMC_INTR_0_DISPLAY (1<<26)600# define NV50_PMC_INTR_EN_0 0x00000140601# define NV50_PMC_INTR_EN_0_MASTER (1<<0)602# define NV50_PMC_INTR_EN_0_MASTER_DISABLED (0<<0)603# define NV50_PMC_INTR_EN_0_MASTER_ENABLED (1<<0)604# define NV50_PMC_ENABLE 0x00000200605# define NV50_PMC_ENABLE_PFIFO (1<<8)606# define NV50_PMC_ENABLE_PGRAPH (1<<12)607608#define NV50_PCONNECTOR 0x0000e000609#define NV50_PCONNECTOR__LEN 0x1610#define NV50_PCONNECTOR__ESIZE 0x1000611# define NV50_PCONNECTOR_HOTPLUG_INTR 0x0000e050612# define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C0 (1<<0)613# define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C1 (1<<1)614# define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C2 (1<<2)615# define NV50_PCONNECTOR_HOTPLUG_INTR_PLUG_I2C3 (1<<3)616# define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C0 (1<<16)617# define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C1 (1<<17)618# define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C2 (1<<18)619# define NV50_PCONNECTOR_HOTPLUG_INTR_UNPLUG_I2C3 (1<<19)620# define NV50_PCONNECTOR_HOTPLUG_CTRL 0x0000e054621# define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C0 (1<<0)622# define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C1 (1<<1)623# define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C2 (1<<2)624# define NV50_PCONNECTOR_HOTPLUG_CTRL_PLUG_I2C3 (1<<3)625# define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C0 (1<<16)626# define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C1 (1<<17)627# define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C2 (1<<18)628# define NV50_PCONNECTOR_HOTPLUG_CTRL_UNPLUG_I2C3 (1<<19)629# define NV50_PCONNECTOR_HOTPLUG_STATE 0x0000e104630# define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C0 (1<<2)631# define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C1 (1<<6)632# define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C2 (1<<10)633# define NV50_PCONNECTOR_HOTPLUG_STATE_PIN_CONNECTED_I2C3 (1<<14)634# define NV50_PCONNECTOR_I2C_PORT_0 0x0000e138635# define NV50_PCONNECTOR_I2C_PORT_1 0x0000e150636# define NV50_PCONNECTOR_I2C_PORT_2 0x0000e168637# define NV50_PCONNECTOR_I2C_PORT_3 0x0000e180638# define NV50_PCONNECTOR_I2C_PORT_4 0x0000e240639# define NV50_PCONNECTOR_I2C_PORT_5 0x0000e258640641#define NV50_AUXCH_DATA_OUT(i, n) ((n) * 4 + (i) * 0x50 + 0x0000e4c0)642#define NV50_AUXCH_DATA_OUT__SIZE 4643#define NV50_AUXCH_DATA_IN(i, n) ((n) * 4 + (i) * 0x50 + 0x0000e4d0)644#define NV50_AUXCH_DATA_IN__SIZE 4645#define NV50_AUXCH_ADDR(i) ((i) * 0x50 + 0x0000e4e0)646#define NV50_AUXCH_CTRL(i) ((i) * 0x50 + 0x0000e4e4)647#define NV50_AUXCH_CTRL_LINKSTAT 0x01000000648#define NV50_AUXCH_CTRL_LINKSTAT_NOT_READY 0x00000000649#define NV50_AUXCH_CTRL_LINKSTAT_READY 0x01000000650#define NV50_AUXCH_CTRL_LINKEN 0x00100000651#define NV50_AUXCH_CTRL_LINKEN_DISABLED 0x00000000652#define NV50_AUXCH_CTRL_LINKEN_ENABLED 0x00100000653#define NV50_AUXCH_CTRL_EXEC 0x00010000654#define NV50_AUXCH_CTRL_EXEC_COMPLETE 0x00000000655#define NV50_AUXCH_CTRL_EXEC_IN_PROCESS 0x00010000656#define NV50_AUXCH_CTRL_CMD 0x0000f000657#define NV50_AUXCH_CTRL_CMD_SHIFT 12658#define NV50_AUXCH_CTRL_LEN 0x0000000f659#define NV50_AUXCH_CTRL_LEN_SHIFT 0660#define NV50_AUXCH_STAT(i) ((i) * 0x50 + 0x0000e4e8)661#define NV50_AUXCH_STAT_STATE 0x10000000662#define NV50_AUXCH_STAT_STATE_NOT_READY 0x00000000663#define NV50_AUXCH_STAT_STATE_READY 0x10000000664#define NV50_AUXCH_STAT_REPLY 0x000f0000665#define NV50_AUXCH_STAT_REPLY_AUX 0x00030000666#define NV50_AUXCH_STAT_REPLY_AUX_ACK 0x00000000667#define NV50_AUXCH_STAT_REPLY_AUX_NACK 0x00010000668#define NV50_AUXCH_STAT_REPLY_AUX_DEFER 0x00020000669#define NV50_AUXCH_STAT_REPLY_I2C 0x000c0000670#define NV50_AUXCH_STAT_REPLY_I2C_ACK 0x00000000671#define NV50_AUXCH_STAT_REPLY_I2C_NACK 0x00040000672#define NV50_AUXCH_STAT_REPLY_I2C_DEFER 0x00080000673#define NV50_AUXCH_STAT_COUNT 0x0000001f674675#define NV50_PBUS 0x00088000676#define NV50_PBUS__LEN 0x1677#define NV50_PBUS__ESIZE 0x1000678# define NV50_PBUS_PCI_ID 0x00088000679# define NV50_PBUS_PCI_ID_VENDOR_ID 0x0000ffff680# define NV50_PBUS_PCI_ID_VENDOR_ID__SHIFT 0681# define NV50_PBUS_PCI_ID_DEVICE_ID 0xffff0000682# define NV50_PBUS_PCI_ID_DEVICE_ID__SHIFT 16683684#define NV50_PFB 0x00100000685#define NV50_PFB__LEN 0x1686#define NV50_PFB__ESIZE 0x1000687688#define NV50_PEXTDEV 0x00101000689#define NV50_PEXTDEV__LEN 0x1690#define NV50_PEXTDEV__ESIZE 0x1000691692#define NV50_PROM 0x00300000693#define NV50_PROM__LEN 0x1694#define NV50_PROM__ESIZE 0x10000695696#define NV50_PGRAPH 0x00400000697#define NV50_PGRAPH__LEN 0x1698#define NV50_PGRAPH__ESIZE 0x10000699700#define NV50_PDISPLAY 0x00610000701#define NV50_PDISPLAY_OBJECTS 0x00610010702#define NV50_PDISPLAY_INTR_0 0x00610020703#define NV50_PDISPLAY_INTR_1 0x00610024704#define NV50_PDISPLAY_INTR_1_VBLANK_CRTC 0x0000000c705#define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_SHIFT 2706#define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(n) (1 << ((n) + 2))707#define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_0 0x00000004708#define NV50_PDISPLAY_INTR_1_VBLANK_CRTC_1 0x00000008709#define NV50_PDISPLAY_INTR_1_CLK_UNK10 0x00000010710#define NV50_PDISPLAY_INTR_1_CLK_UNK20 0x00000020711#define NV50_PDISPLAY_INTR_1_CLK_UNK40 0x00000040712#define NV50_PDISPLAY_INTR_EN_0 0x00610028713#define NV50_PDISPLAY_INTR_EN_1 0x0061002c714#define NV50_PDISPLAY_INTR_EN_1_VBLANK_CRTC 0x0000000c715#define NV50_PDISPLAY_INTR_EN_1_VBLANK_CRTC_(n) (1 << ((n) + 2))716#define NV50_PDISPLAY_INTR_EN_1_VBLANK_CRTC_0 0x00000004717#define NV50_PDISPLAY_INTR_EN_1_VBLANK_CRTC_1 0x00000008718#define NV50_PDISPLAY_INTR_EN_1_CLK_UNK10 0x00000010719#define NV50_PDISPLAY_INTR_EN_1_CLK_UNK20 0x00000020720#define NV50_PDISPLAY_INTR_EN_1_CLK_UNK40 0x00000040721#define NV50_PDISPLAY_UNK30_CTRL 0x00610030722#define NV50_PDISPLAY_UNK30_CTRL_UPDATE_VCLK0 0x00000200723#define NV50_PDISPLAY_UNK30_CTRL_UPDATE_VCLK1 0x00000400724#define NV50_PDISPLAY_UNK30_CTRL_PENDING 0x80000000725#define NV50_PDISPLAY_TRAPPED_ADDR(i) ((i) * 0x08 + 0x00610080)726#define NV50_PDISPLAY_TRAPPED_DATA(i) ((i) * 0x08 + 0x00610084)727#define NV50_PDISPLAY_EVO_CTRL(i) ((i) * 0x10 + 0x00610200)728#define NV50_PDISPLAY_EVO_CTRL_DMA 0x00000010729#define NV50_PDISPLAY_EVO_CTRL_DMA_DISABLED 0x00000000730#define NV50_PDISPLAY_EVO_CTRL_DMA_ENABLED 0x00000010731#define NV50_PDISPLAY_EVO_DMA_CB(i) ((i) * 0x10 + 0x00610204)732#define NV50_PDISPLAY_EVO_DMA_CB_LOCATION 0x00000002733#define NV50_PDISPLAY_EVO_DMA_CB_LOCATION_VRAM 0x00000000734#define NV50_PDISPLAY_EVO_DMA_CB_LOCATION_SYSTEM 0x00000002735#define NV50_PDISPLAY_EVO_DMA_CB_VALID 0x00000001736#define NV50_PDISPLAY_EVO_UNK2(i) ((i) * 0x10 + 0x00610208)737#define NV50_PDISPLAY_EVO_HASH_TAG(i) ((i) * 0x10 + 0x0061020c)738739#define NV50_PDISPLAY_CURSOR 0x00610270740#define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i) ((i) * 0x10 + 0x00610270)741#define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON 0x00000001742#define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS 0x00030000743#define NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE 0x00010000744745#define NV50_PDISPLAY_PIO_CTRL 0x00610300746#define NV50_PDISPLAY_PIO_CTRL_PENDING 0x80000000747#define NV50_PDISPLAY_PIO_CTRL_MTHD 0x00001ffc748#define NV50_PDISPLAY_PIO_CTRL_ENABLED 0x00000001749#define NV50_PDISPLAY_PIO_DATA 0x00610304750751#define NV50_PDISPLAY_CRTC_P(i, r) ((i) * 0x540 + NV50_PDISPLAY_CRTC_##r)752#define NV50_PDISPLAY_CRTC_C(i, r) (4 + (i) * 0x540 + NV50_PDISPLAY_CRTC_##r)753#define NV50_PDISPLAY_CRTC_UNK_0A18 /* mthd 0x0900 */ 0x00610a18754#define NV50_PDISPLAY_CRTC_CLUT_MODE 0x00610a24755#define NV50_PDISPLAY_CRTC_INTERLACE 0x00610a48756#define NV50_PDISPLAY_CRTC_SCALE_CTRL 0x00610a50757#define NV50_PDISPLAY_CRTC_CURSOR_CTRL 0x00610a58758#define NV50_PDISPLAY_CRTC_UNK0A78 /* mthd 0x0904 */ 0x00610a78759#define NV50_PDISPLAY_CRTC_UNK0AB8 0x00610ab8760#define NV50_PDISPLAY_CRTC_DEPTH 0x00610ac8761#define NV50_PDISPLAY_CRTC_CLOCK 0x00610ad0762#define NV50_PDISPLAY_CRTC_COLOR_CTRL 0x00610ae0763#define NV50_PDISPLAY_CRTC_SYNC_START_TO_BLANK_END 0x00610ae8764#define NV50_PDISPLAY_CRTC_MODE_UNK1 0x00610af0765#define NV50_PDISPLAY_CRTC_DISPLAY_TOTAL 0x00610af8766#define NV50_PDISPLAY_CRTC_SYNC_DURATION 0x00610b00767#define NV50_PDISPLAY_CRTC_MODE_UNK2 0x00610b08768#define NV50_PDISPLAY_CRTC_UNK_0B10 /* mthd 0x0828 */ 0x00610b10769#define NV50_PDISPLAY_CRTC_FB_SIZE 0x00610b18770#define NV50_PDISPLAY_CRTC_FB_PITCH 0x00610b20771#define NV50_PDISPLAY_CRTC_FB_PITCH_LINEAR 0x00100000772#define NV50_PDISPLAY_CRTC_FB_POS 0x00610b28773#define NV50_PDISPLAY_CRTC_SCALE_CENTER_OFFSET 0x00610b38774#define NV50_PDISPLAY_CRTC_REAL_RES 0x00610b40775#define NV50_PDISPLAY_CRTC_SCALE_RES1 0x00610b48776#define NV50_PDISPLAY_CRTC_SCALE_RES2 0x00610b50777778#define NV50_PDISPLAY_DAC_MODE_CTRL_P(i) (0x00610b58 + (i) * 0x8)779#define NV50_PDISPLAY_DAC_MODE_CTRL_C(i) (0x00610b5c + (i) * 0x8)780#define NV50_PDISPLAY_SOR_MODE_CTRL_P(i) (0x00610b70 + (i) * 0x8)781#define NV50_PDISPLAY_SOR_MODE_CTRL_C(i) (0x00610b74 + (i) * 0x8)782#define NV50_PDISPLAY_EXT_MODE_CTRL_P(i) (0x00610b80 + (i) * 0x8)783#define NV50_PDISPLAY_EXT_MODE_CTRL_C(i) (0x00610b84 + (i) * 0x8)784#define NV50_PDISPLAY_DAC_MODE_CTRL2_P(i) (0x00610bdc + (i) * 0x8)785#define NV50_PDISPLAY_DAC_MODE_CTRL2_C(i) (0x00610be0 + (i) * 0x8)786#define NV90_PDISPLAY_SOR_MODE_CTRL_P(i) (0x00610794 + (i) * 0x8)787#define NV90_PDISPLAY_SOR_MODE_CTRL_C(i) (0x00610798 + (i) * 0x8)788789#define NV50_PDISPLAY_CRTC_CLK 0x00614000790#define NV50_PDISPLAY_CRTC_CLK_CTRL1(i) ((i) * 0x800 + 0x614100)791#define NV50_PDISPLAY_CRTC_CLK_CTRL1_CONNECTED 0x00000600792#define NV50_PDISPLAY_CRTC_CLK_VPLL_A(i) ((i) * 0x800 + 0x614104)793#define NV50_PDISPLAY_CRTC_CLK_VPLL_B(i) ((i) * 0x800 + 0x614108)794#define NV50_PDISPLAY_CRTC_CLK_CTRL2(i) ((i) * 0x800 + 0x614200)795796#define NV50_PDISPLAY_DAC_CLK 0x00614000797#define NV50_PDISPLAY_DAC_CLK_CTRL2(i) ((i) * 0x800 + 0x614280)798799#define NV50_PDISPLAY_SOR_CLK 0x00614000800#define NV50_PDISPLAY_SOR_CLK_CTRL2(i) ((i) * 0x800 + 0x614300)801802#define NV50_PDISPLAY_VGACRTC(r) ((r) + 0x619400)803804#define NV50_PDISPLAY_DAC 0x0061a000805#define NV50_PDISPLAY_DAC_DPMS_CTRL(i) (0x0061a004 + (i) * 0x800)806#define NV50_PDISPLAY_DAC_DPMS_CTRL_HSYNC_OFF 0x00000001807#define NV50_PDISPLAY_DAC_DPMS_CTRL_VSYNC_OFF 0x00000004808#define NV50_PDISPLAY_DAC_DPMS_CTRL_BLANKED 0x00000010809#define NV50_PDISPLAY_DAC_DPMS_CTRL_OFF 0x00000040810#define NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING 0x80000000811#define NV50_PDISPLAY_DAC_LOAD_CTRL(i) (0x0061a00c + (i) * 0x800)812#define NV50_PDISPLAY_DAC_LOAD_CTRL_ACTIVE 0x00100000813#define NV50_PDISPLAY_DAC_LOAD_CTRL_PRESENT 0x38000000814#define NV50_PDISPLAY_DAC_LOAD_CTRL_DONE 0x80000000815#define NV50_PDISPLAY_DAC_CLK_CTRL1(i) (0x0061a010 + (i) * 0x800)816#define NV50_PDISPLAY_DAC_CLK_CTRL1_CONNECTED 0x00000600817818#define NV50_PDISPLAY_SOR 0x0061c000819#define NV50_PDISPLAY_SOR_DPMS_CTRL(i) (0x0061c004 + (i) * 0x800)820#define NV50_PDISPLAY_SOR_DPMS_CTRL_PENDING 0x80000000821#define NV50_PDISPLAY_SOR_DPMS_CTRL_ON 0x00000001822#define NV50_PDISPLAY_SOR_CLK_CTRL1(i) (0x0061c008 + (i) * 0x800)823#define NV50_PDISPLAY_SOR_CLK_CTRL1_CONNECTED 0x00000600824#define NV50_PDISPLAY_SOR_DPMS_STATE(i) (0x0061c030 + (i) * 0x800)825#define NV50_PDISPLAY_SOR_DPMS_STATE_ACTIVE 0x00030000826#define NV50_PDISPLAY_SOR_DPMS_STATE_BLANKED 0x00080000827#define NV50_PDISPLAY_SOR_DPMS_STATE_WAIT 0x10000000828#define NV50_PDISPLAY_SOR_BACKLIGHT 0x0061c084829#define NV50_PDISPLAY_SOR_BACKLIGHT_ENABLE 0x80000000830#define NV50_PDISPLAY_SOR_BACKLIGHT_LEVEL 0x00000fff831#define NV50_SOR_DP_CTRL(i, l) (0x0061c10c + (i) * 0x800 + (l) * 0x80)832#define NV50_SOR_DP_CTRL_ENABLED 0x00000001833#define NV50_SOR_DP_CTRL_ENHANCED_FRAME_ENABLED 0x00004000834#define NV50_SOR_DP_CTRL_LANE_MASK 0x001f0000835#define NV50_SOR_DP_CTRL_LANE_0_ENABLED 0x00010000836#define NV50_SOR_DP_CTRL_LANE_1_ENABLED 0x00020000837#define NV50_SOR_DP_CTRL_LANE_2_ENABLED 0x00040000838#define NV50_SOR_DP_CTRL_LANE_3_ENABLED 0x00080000839#define NV50_SOR_DP_CTRL_TRAINING_PATTERN 0x0f000000840#define NV50_SOR_DP_CTRL_TRAINING_PATTERN_DISABLED 0x00000000841#define NV50_SOR_DP_CTRL_TRAINING_PATTERN_1 0x01000000842#define NV50_SOR_DP_CTRL_TRAINING_PATTERN_2 0x02000000843#define NV50_SOR_DP_UNK118(i, l) (0x0061c118 + (i) * 0x800 + (l) * 0x80)844#define NV50_SOR_DP_UNK120(i, l) (0x0061c120 + (i) * 0x800 + (l) * 0x80)845#define NV50_SOR_DP_UNK128(i, l) (0x0061c128 + (i) * 0x800 + (l) * 0x80)846#define NV50_SOR_DP_UNK130(i, l) (0x0061c130 + (i) * 0x800 + (l) * 0x80)847848#define NV50_PDISPLAY_USER(i) ((i) * 0x1000 + 0x00640000)849#define NV50_PDISPLAY_USER_PUT(i) ((i) * 0x1000 + 0x00640000)850#define NV50_PDISPLAY_USER_GET(i) ((i) * 0x1000 + 0x00640004)851852#define NV50_PDISPLAY_CURSOR_USER 0x00647000853#define NV50_PDISPLAY_CURSOR_USER_POS_CTRL(i) ((i) * 0x1000 + 0x00647080)854#define NV50_PDISPLAY_CURSOR_USER_POS(i) ((i) * 0x1000 + 0x00647084)855856857