Path: blob/master/drivers/gpu/drm/radeon/evergreend.h
15113 views
/*1* Copyright 2010 Advanced Micro Devices, Inc.2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice shall be included in11* all copies or substantial portions of the Software.12*13* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR14* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,15* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL16* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR17* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,18* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR19* OTHER DEALINGS IN THE SOFTWARE.20*21* Authors: Alex Deucher22*/23#ifndef EVERGREEND_H24#define EVERGREEND_H2526#define EVERGREEN_MAX_SH_GPRS 25627#define EVERGREEN_MAX_TEMP_GPRS 1628#define EVERGREEN_MAX_SH_THREADS 25629#define EVERGREEN_MAX_SH_STACK_ENTRIES 409630#define EVERGREEN_MAX_FRC_EOV_CNT 1638431#define EVERGREEN_MAX_BACKENDS 832#define EVERGREEN_MAX_BACKENDS_MASK 0xFF33#define EVERGREEN_MAX_SIMDS 1634#define EVERGREEN_MAX_SIMDS_MASK 0xFFFF35#define EVERGREEN_MAX_PIPES 836#define EVERGREEN_MAX_PIPES_MASK 0xFF37#define EVERGREEN_MAX_LDS_NUM 0xFFFF3839/* Registers */4041#define RCU_IND_INDEX 0x10042#define RCU_IND_DATA 0x1044344#define GRBM_GFX_INDEX 0x802C45#define INSTANCE_INDEX(x) ((x) << 0)46#define SE_INDEX(x) ((x) << 16)47#define INSTANCE_BROADCAST_WRITES (1 << 30)48#define SE_BROADCAST_WRITES (1 << 31)49#define RLC_GFX_INDEX 0x3fC450#define CC_GC_SHADER_PIPE_CONFIG 0x895051#define WRITE_DIS (1 << 0)52#define CC_RB_BACKEND_DISABLE 0x98F453#define BACKEND_DISABLE(x) ((x) << 16)54#define GB_ADDR_CONFIG 0x98F855#define NUM_PIPES(x) ((x) << 0)56#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)57#define BANK_INTERLEAVE_SIZE(x) ((x) << 8)58#define NUM_SHADER_ENGINES(x) ((x) << 12)59#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)60#define NUM_GPUS(x) ((x) << 20)61#define MULTI_GPU_TILE_SIZE(x) ((x) << 24)62#define ROW_SIZE(x) ((x) << 28)63#define GB_BACKEND_MAP 0x98FC64#define DMIF_ADDR_CONFIG 0xBD465#define HDP_ADDR_CONFIG 0x2F4866#define HDP_MISC_CNTL 0x2F4C67#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)6869#define CC_SYS_RB_BACKEND_DISABLE 0x3F8870#define GC_USER_RB_BACKEND_DISABLE 0x9B7C7172#define CGTS_SYS_TCC_DISABLE 0x3F9073#define CGTS_TCC_DISABLE 0x914874#define CGTS_USER_SYS_TCC_DISABLE 0x3F9475#define CGTS_USER_TCC_DISABLE 0x914C7677#define CONFIG_MEMSIZE 0x54287879#define CP_ME_CNTL 0x86D880#define CP_ME_HALT (1 << 28)81#define CP_PFP_HALT (1 << 26)82#define CP_ME_RAM_DATA 0xC16083#define CP_ME_RAM_RADDR 0xC15884#define CP_ME_RAM_WADDR 0xC15C85#define CP_MEQ_THRESHOLDS 0x876486#define STQ_SPLIT(x) ((x) << 0)87#define CP_PERFMON_CNTL 0x87FC88#define CP_PFP_UCODE_ADDR 0xC15089#define CP_PFP_UCODE_DATA 0xC15490#define CP_QUEUE_THRESHOLDS 0x876091#define ROQ_IB1_START(x) ((x) << 0)92#define ROQ_IB2_START(x) ((x) << 8)93#define CP_RB_BASE 0xC10094#define CP_RB_CNTL 0xC10495#define RB_BUFSZ(x) ((x) << 0)96#define RB_BLKSZ(x) ((x) << 8)97#define RB_NO_UPDATE (1 << 27)98#define RB_RPTR_WR_ENA (1 << 31)99#define BUF_SWAP_32BIT (2 << 16)100#define CP_RB_RPTR 0x8700101#define CP_RB_RPTR_ADDR 0xC10C102#define RB_RPTR_SWAP(x) ((x) << 0)103#define CP_RB_RPTR_ADDR_HI 0xC110104#define CP_RB_RPTR_WR 0xC108105#define CP_RB_WPTR 0xC114106#define CP_RB_WPTR_ADDR 0xC118107#define CP_RB_WPTR_ADDR_HI 0xC11C108#define CP_RB_WPTR_DELAY 0x8704109#define CP_SEM_WAIT_TIMER 0x85BC110#define CP_DEBUG 0xC1FC111112113#define GC_USER_SHADER_PIPE_CONFIG 0x8954114#define INACTIVE_QD_PIPES(x) ((x) << 8)115#define INACTIVE_QD_PIPES_MASK 0x0000FF00116#define INACTIVE_SIMDS(x) ((x) << 16)117#define INACTIVE_SIMDS_MASK 0x00FF0000118119#define GRBM_CNTL 0x8000120#define GRBM_READ_TIMEOUT(x) ((x) << 0)121#define GRBM_SOFT_RESET 0x8020122#define SOFT_RESET_CP (1 << 0)123#define SOFT_RESET_CB (1 << 1)124#define SOFT_RESET_DB (1 << 3)125#define SOFT_RESET_PA (1 << 5)126#define SOFT_RESET_SC (1 << 6)127#define SOFT_RESET_SPI (1 << 8)128#define SOFT_RESET_SH (1 << 9)129#define SOFT_RESET_SX (1 << 10)130#define SOFT_RESET_TC (1 << 11)131#define SOFT_RESET_TA (1 << 12)132#define SOFT_RESET_VC (1 << 13)133#define SOFT_RESET_VGT (1 << 14)134135#define GRBM_STATUS 0x8010136#define CMDFIFO_AVAIL_MASK 0x0000000F137#define SRBM_RQ_PENDING (1 << 5)138#define CF_RQ_PENDING (1 << 7)139#define PF_RQ_PENDING (1 << 8)140#define GRBM_EE_BUSY (1 << 10)141#define SX_CLEAN (1 << 11)142#define DB_CLEAN (1 << 12)143#define CB_CLEAN (1 << 13)144#define TA_BUSY (1 << 14)145#define VGT_BUSY_NO_DMA (1 << 16)146#define VGT_BUSY (1 << 17)147#define SX_BUSY (1 << 20)148#define SH_BUSY (1 << 21)149#define SPI_BUSY (1 << 22)150#define SC_BUSY (1 << 24)151#define PA_BUSY (1 << 25)152#define DB_BUSY (1 << 26)153#define CP_COHERENCY_BUSY (1 << 28)154#define CP_BUSY (1 << 29)155#define CB_BUSY (1 << 30)156#define GUI_ACTIVE (1 << 31)157#define GRBM_STATUS_SE0 0x8014158#define GRBM_STATUS_SE1 0x8018159#define SE_SX_CLEAN (1 << 0)160#define SE_DB_CLEAN (1 << 1)161#define SE_CB_CLEAN (1 << 2)162#define SE_TA_BUSY (1 << 25)163#define SE_SX_BUSY (1 << 26)164#define SE_SPI_BUSY (1 << 27)165#define SE_SH_BUSY (1 << 28)166#define SE_SC_BUSY (1 << 29)167#define SE_DB_BUSY (1 << 30)168#define SE_CB_BUSY (1 << 31)169/* evergreen */170#define CG_THERMAL_CTRL 0x72c171#define TOFFSET_MASK 0x00003FE0172#define TOFFSET_SHIFT 5173#define CG_MULT_THERMAL_STATUS 0x740174#define ASIC_T(x) ((x) << 16)175#define ASIC_T_MASK 0x07FF0000176#define ASIC_T_SHIFT 16177#define CG_TS0_STATUS 0x760178#define TS0_ADC_DOUT_MASK 0x000003FF179#define TS0_ADC_DOUT_SHIFT 0180/* APU */181#define CG_THERMAL_STATUS 0x678182183#define HDP_HOST_PATH_CNTL 0x2C00184#define HDP_NONSURFACE_BASE 0x2C04185#define HDP_NONSURFACE_INFO 0x2C08186#define HDP_NONSURFACE_SIZE 0x2C0C187#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480188#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0189#define HDP_TILING_CONFIG 0x2F3C190191#define MC_SHARED_CHMAP 0x2004192#define NOOFCHAN_SHIFT 12193#define NOOFCHAN_MASK 0x00003000194#define MC_SHARED_CHREMAP 0x2008195196#define MC_ARB_RAMCFG 0x2760197#define NOOFBANK_SHIFT 0198#define NOOFBANK_MASK 0x00000003199#define NOOFRANK_SHIFT 2200#define NOOFRANK_MASK 0x00000004201#define NOOFROWS_SHIFT 3202#define NOOFROWS_MASK 0x00000038203#define NOOFCOLS_SHIFT 6204#define NOOFCOLS_MASK 0x000000C0205#define CHANSIZE_SHIFT 8206#define CHANSIZE_MASK 0x00000100207#define BURSTLENGTH_SHIFT 9208#define BURSTLENGTH_MASK 0x00000200209#define CHANSIZE_OVERRIDE (1 << 11)210#define FUS_MC_ARB_RAMCFG 0x2768211#define MC_VM_AGP_TOP 0x2028212#define MC_VM_AGP_BOT 0x202C213#define MC_VM_AGP_BASE 0x2030214#define MC_VM_FB_LOCATION 0x2024215#define MC_FUS_VM_FB_OFFSET 0x2898216#define MC_VM_MB_L1_TLB0_CNTL 0x2234217#define MC_VM_MB_L1_TLB1_CNTL 0x2238218#define MC_VM_MB_L1_TLB2_CNTL 0x223C219#define MC_VM_MB_L1_TLB3_CNTL 0x2240220#define ENABLE_L1_TLB (1 << 0)221#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)222#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)223#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)224#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)225#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)226#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)227#define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)228#define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)229#define MC_VM_MD_L1_TLB0_CNTL 0x2654230#define MC_VM_MD_L1_TLB1_CNTL 0x2658231#define MC_VM_MD_L1_TLB2_CNTL 0x265C232233#define FUS_MC_VM_MD_L1_TLB0_CNTL 0x265C234#define FUS_MC_VM_MD_L1_TLB1_CNTL 0x2660235#define FUS_MC_VM_MD_L1_TLB2_CNTL 0x2664236237#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C238#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038239#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034240241#define PA_CL_ENHANCE 0x8A14242#define CLIP_VTX_REORDER_ENA (1 << 0)243#define NUM_CLIP_SEQ(x) ((x) << 1)244#define PA_SC_AA_CONFIG 0x28C04245#define MSAA_NUM_SAMPLES_SHIFT 0246#define MSAA_NUM_SAMPLES_MASK 0x3247#define PA_SC_CLIPRECT_RULE 0x2820C248#define PA_SC_EDGERULE 0x28230249#define PA_SC_FIFO_SIZE 0x8BCC250#define SC_PRIM_FIFO_SIZE(x) ((x) << 0)251#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)252#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)253#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24254#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)255#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)256#define PA_SC_LINE_STIPPLE 0x28A0C257#define PA_SU_LINE_STIPPLE_VALUE 0x8A60258#define PA_SC_LINE_STIPPLE_STATE 0x8B10259260#define SCRATCH_REG0 0x8500261#define SCRATCH_REG1 0x8504262#define SCRATCH_REG2 0x8508263#define SCRATCH_REG3 0x850C264#define SCRATCH_REG4 0x8510265#define SCRATCH_REG5 0x8514266#define SCRATCH_REG6 0x8518267#define SCRATCH_REG7 0x851C268#define SCRATCH_UMSK 0x8540269#define SCRATCH_ADDR 0x8544270271#define SMX_DC_CTL0 0xA020272#define USE_HASH_FUNCTION (1 << 0)273#define NUMBER_OF_SETS(x) ((x) << 1)274#define FLUSH_ALL_ON_EVENT (1 << 10)275#define STALL_ON_EVENT (1 << 11)276#define SMX_EVENT_CTL 0xA02C277#define ES_FLUSH_CTL(x) ((x) << 0)278#define GS_FLUSH_CTL(x) ((x) << 3)279#define ACK_FLUSH_CTL(x) ((x) << 6)280#define SYNC_FLUSH_CTL (1 << 8)281282#define SPI_CONFIG_CNTL 0x9100283#define GPR_WRITE_PRIORITY(x) ((x) << 0)284#define SPI_CONFIG_CNTL_1 0x913C285#define VTX_DONE_DELAY(x) ((x) << 0)286#define INTERP_ONE_PRIM_PER_ROW (1 << 4)287#define SPI_INPUT_Z 0x286D8288#define SPI_PS_IN_CONTROL_0 0x286CC289#define NUM_INTERP(x) ((x)<<0)290#define POSITION_ENA (1<<8)291#define POSITION_CENTROID (1<<9)292#define POSITION_ADDR(x) ((x)<<10)293#define PARAM_GEN(x) ((x)<<15)294#define PARAM_GEN_ADDR(x) ((x)<<19)295#define BARYC_SAMPLE_CNTL(x) ((x)<<26)296#define PERSP_GRADIENT_ENA (1<<28)297#define LINEAR_GRADIENT_ENA (1<<29)298#define POSITION_SAMPLE (1<<30)299#define BARYC_AT_SAMPLE_ENA (1<<31)300301#define SQ_CONFIG 0x8C00302#define VC_ENABLE (1 << 0)303#define EXPORT_SRC_C (1 << 1)304#define CS_PRIO(x) ((x) << 18)305#define LS_PRIO(x) ((x) << 20)306#define HS_PRIO(x) ((x) << 22)307#define PS_PRIO(x) ((x) << 24)308#define VS_PRIO(x) ((x) << 26)309#define GS_PRIO(x) ((x) << 28)310#define ES_PRIO(x) ((x) << 30)311#define SQ_GPR_RESOURCE_MGMT_1 0x8C04312#define NUM_PS_GPRS(x) ((x) << 0)313#define NUM_VS_GPRS(x) ((x) << 16)314#define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)315#define SQ_GPR_RESOURCE_MGMT_2 0x8C08316#define NUM_GS_GPRS(x) ((x) << 0)317#define NUM_ES_GPRS(x) ((x) << 16)318#define SQ_GPR_RESOURCE_MGMT_3 0x8C0C319#define NUM_HS_GPRS(x) ((x) << 0)320#define NUM_LS_GPRS(x) ((x) << 16)321#define SQ_THREAD_RESOURCE_MGMT 0x8C18322#define NUM_PS_THREADS(x) ((x) << 0)323#define NUM_VS_THREADS(x) ((x) << 8)324#define NUM_GS_THREADS(x) ((x) << 16)325#define NUM_ES_THREADS(x) ((x) << 24)326#define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C327#define NUM_HS_THREADS(x) ((x) << 0)328#define NUM_LS_THREADS(x) ((x) << 8)329#define SQ_STACK_RESOURCE_MGMT_1 0x8C20330#define NUM_PS_STACK_ENTRIES(x) ((x) << 0)331#define NUM_VS_STACK_ENTRIES(x) ((x) << 16)332#define SQ_STACK_RESOURCE_MGMT_2 0x8C24333#define NUM_GS_STACK_ENTRIES(x) ((x) << 0)334#define NUM_ES_STACK_ENTRIES(x) ((x) << 16)335#define SQ_STACK_RESOURCE_MGMT_3 0x8C28336#define NUM_HS_STACK_ENTRIES(x) ((x) << 0)337#define NUM_LS_STACK_ENTRIES(x) ((x) << 16)338#define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C339#define SQ_LDS_RESOURCE_MGMT 0x8E2C340341#define SQ_MS_FIFO_SIZES 0x8CF0342#define CACHE_FIFO_SIZE(x) ((x) << 0)343#define FETCH_FIFO_HIWATER(x) ((x) << 8)344#define DONE_FIFO_HIWATER(x) ((x) << 16)345#define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)346347#define SX_DEBUG_1 0x9058348#define ENABLE_NEW_SMX_ADDRESS (1 << 16)349#define SX_EXPORT_BUFFER_SIZES 0x900C350#define COLOR_BUFFER_SIZE(x) ((x) << 0)351#define POSITION_BUFFER_SIZE(x) ((x) << 8)352#define SMX_BUFFER_SIZE(x) ((x) << 16)353#define SX_MISC 0x28350354355#define CB_PERF_CTR0_SEL_0 0x9A20356#define CB_PERF_CTR0_SEL_1 0x9A24357#define CB_PERF_CTR1_SEL_0 0x9A28358#define CB_PERF_CTR1_SEL_1 0x9A2C359#define CB_PERF_CTR2_SEL_0 0x9A30360#define CB_PERF_CTR2_SEL_1 0x9A34361#define CB_PERF_CTR3_SEL_0 0x9A38362#define CB_PERF_CTR3_SEL_1 0x9A3C363364#define TA_CNTL_AUX 0x9508365#define DISABLE_CUBE_WRAP (1 << 0)366#define DISABLE_CUBE_ANISO (1 << 1)367#define SYNC_GRADIENT (1 << 24)368#define SYNC_WALKER (1 << 25)369#define SYNC_ALIGNER (1 << 26)370371#define TCP_CHAN_STEER_LO 0x960c372#define TCP_CHAN_STEER_HI 0x9610373374#define VGT_CACHE_INVALIDATION 0x88C4375#define CACHE_INVALIDATION(x) ((x) << 0)376#define VC_ONLY 0377#define TC_ONLY 1378#define VC_AND_TC 2379#define AUTO_INVLD_EN(x) ((x) << 6)380#define NO_AUTO 0381#define ES_AUTO 1382#define GS_AUTO 2383#define ES_AND_GS_AUTO 3384#define VGT_GS_VERTEX_REUSE 0x88D4385#define VGT_NUM_INSTANCES 0x8974386#define VGT_OUT_DEALLOC_CNTL 0x28C5C387#define DEALLOC_DIST_MASK 0x0000007F388#define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58389#define VTX_REUSE_DEPTH_MASK 0x000000FF390391#define VM_CONTEXT0_CNTL 0x1410392#define ENABLE_CONTEXT (1 << 0)393#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)394#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)395#define VM_CONTEXT1_CNTL 0x1414396#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C397#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C398#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C399#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518400#define VM_CONTEXT0_REQUEST_RESPONSE 0x1470401#define REQUEST_TYPE(x) (((x) & 0xf) << 0)402#define RESPONSE_TYPE_MASK 0x000000F0403#define RESPONSE_TYPE_SHIFT 4404#define VM_L2_CNTL 0x1400405#define ENABLE_L2_CACHE (1 << 0)406#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)407#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)408#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)409#define VM_L2_CNTL2 0x1404410#define INVALIDATE_ALL_L1_TLBS (1 << 0)411#define INVALIDATE_L2_CACHE (1 << 1)412#define VM_L2_CNTL3 0x1408413#define BANK_SELECT(x) ((x) << 0)414#define CACHE_UPDATE_MODE(x) ((x) << 6)415#define VM_L2_STATUS 0x140C416#define L2_BUSY (1 << 0)417418#define WAIT_UNTIL 0x8040419420#define SRBM_STATUS 0x0E50421#define SRBM_SOFT_RESET 0x0E60422#define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6423#define SOFT_RESET_BIF (1 << 1)424#define SOFT_RESET_CG (1 << 2)425#define SOFT_RESET_DC (1 << 5)426#define SOFT_RESET_GRBM (1 << 8)427#define SOFT_RESET_HDP (1 << 9)428#define SOFT_RESET_IH (1 << 10)429#define SOFT_RESET_MC (1 << 11)430#define SOFT_RESET_RLC (1 << 13)431#define SOFT_RESET_ROM (1 << 14)432#define SOFT_RESET_SEM (1 << 15)433#define SOFT_RESET_VMC (1 << 17)434#define SOFT_RESET_TST (1 << 21)435#define SOFT_RESET_REGBB (1 << 22)436#define SOFT_RESET_ORB (1 << 23)437438/* display watermarks */439#define DC_LB_MEMORY_SPLIT 0x6b0c440#define PRIORITY_A_CNT 0x6b18441#define PRIORITY_MARK_MASK 0x7fff442#define PRIORITY_OFF (1 << 16)443#define PRIORITY_ALWAYS_ON (1 << 20)444#define PRIORITY_B_CNT 0x6b1c445#define PIPE0_ARBITRATION_CONTROL3 0x0bf0446# define LATENCY_WATERMARK_MASK(x) ((x) << 16)447#define PIPE0_LATENCY_CONTROL 0x0bf4448# define LATENCY_LOW_WATERMARK(x) ((x) << 0)449# define LATENCY_HIGH_WATERMARK(x) ((x) << 16)450451#define IH_RB_CNTL 0x3e00452# define IH_RB_ENABLE (1 << 0)453# define IH_IB_SIZE(x) ((x) << 1) /* log2 */454# define IH_RB_FULL_DRAIN_ENABLE (1 << 6)455# define IH_WPTR_WRITEBACK_ENABLE (1 << 8)456# define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */457# define IH_WPTR_OVERFLOW_ENABLE (1 << 16)458# define IH_WPTR_OVERFLOW_CLEAR (1 << 31)459#define IH_RB_BASE 0x3e04460#define IH_RB_RPTR 0x3e08461#define IH_RB_WPTR 0x3e0c462# define RB_OVERFLOW (1 << 0)463# define WPTR_OFFSET_MASK 0x3fffc464#define IH_RB_WPTR_ADDR_HI 0x3e10465#define IH_RB_WPTR_ADDR_LO 0x3e14466#define IH_CNTL 0x3e18467# define ENABLE_INTR (1 << 0)468# define IH_MC_SWAP(x) ((x) << 1)469# define IH_MC_SWAP_NONE 0470# define IH_MC_SWAP_16BIT 1471# define IH_MC_SWAP_32BIT 2472# define IH_MC_SWAP_64BIT 3473# define RPTR_REARM (1 << 4)474# define MC_WRREQ_CREDIT(x) ((x) << 15)475# define MC_WR_CLEAN_CNT(x) ((x) << 20)476477#define CP_INT_CNTL 0xc124478# define CNTX_BUSY_INT_ENABLE (1 << 19)479# define CNTX_EMPTY_INT_ENABLE (1 << 20)480# define SCRATCH_INT_ENABLE (1 << 25)481# define TIME_STAMP_INT_ENABLE (1 << 26)482# define IB2_INT_ENABLE (1 << 29)483# define IB1_INT_ENABLE (1 << 30)484# define RB_INT_ENABLE (1 << 31)485#define CP_INT_STATUS 0xc128486# define SCRATCH_INT_STAT (1 << 25)487# define TIME_STAMP_INT_STAT (1 << 26)488# define IB2_INT_STAT (1 << 29)489# define IB1_INT_STAT (1 << 30)490# define RB_INT_STAT (1 << 31)491492#define GRBM_INT_CNTL 0x8060493# define RDERR_INT_ENABLE (1 << 0)494# define GUI_IDLE_INT_ENABLE (1 << 19)495496/* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */497#define CRTC_STATUS_FRAME_COUNT 0x6e98498499/* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */500#define VLINE_STATUS 0x6bb8501# define VLINE_OCCURRED (1 << 0)502# define VLINE_ACK (1 << 4)503# define VLINE_STAT (1 << 12)504# define VLINE_INTERRUPT (1 << 16)505# define VLINE_INTERRUPT_TYPE (1 << 17)506/* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */507#define VBLANK_STATUS 0x6bbc508# define VBLANK_OCCURRED (1 << 0)509# define VBLANK_ACK (1 << 4)510# define VBLANK_STAT (1 << 12)511# define VBLANK_INTERRUPT (1 << 16)512# define VBLANK_INTERRUPT_TYPE (1 << 17)513514/* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */515#define INT_MASK 0x6b40516# define VBLANK_INT_MASK (1 << 0)517# define VLINE_INT_MASK (1 << 4)518519#define DISP_INTERRUPT_STATUS 0x60f4520# define LB_D1_VLINE_INTERRUPT (1 << 2)521# define LB_D1_VBLANK_INTERRUPT (1 << 3)522# define DC_HPD1_INTERRUPT (1 << 17)523# define DC_HPD1_RX_INTERRUPT (1 << 18)524# define DACA_AUTODETECT_INTERRUPT (1 << 22)525# define DACB_AUTODETECT_INTERRUPT (1 << 23)526# define DC_I2C_SW_DONE_INTERRUPT (1 << 24)527# define DC_I2C_HW_DONE_INTERRUPT (1 << 25)528#define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8529# define LB_D2_VLINE_INTERRUPT (1 << 2)530# define LB_D2_VBLANK_INTERRUPT (1 << 3)531# define DC_HPD2_INTERRUPT (1 << 17)532# define DC_HPD2_RX_INTERRUPT (1 << 18)533# define DISP_TIMER_INTERRUPT (1 << 24)534#define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc535# define LB_D3_VLINE_INTERRUPT (1 << 2)536# define LB_D3_VBLANK_INTERRUPT (1 << 3)537# define DC_HPD3_INTERRUPT (1 << 17)538# define DC_HPD3_RX_INTERRUPT (1 << 18)539#define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100540# define LB_D4_VLINE_INTERRUPT (1 << 2)541# define LB_D4_VBLANK_INTERRUPT (1 << 3)542# define DC_HPD4_INTERRUPT (1 << 17)543# define DC_HPD4_RX_INTERRUPT (1 << 18)544#define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c545# define LB_D5_VLINE_INTERRUPT (1 << 2)546# define LB_D5_VBLANK_INTERRUPT (1 << 3)547# define DC_HPD5_INTERRUPT (1 << 17)548# define DC_HPD5_RX_INTERRUPT (1 << 18)549#define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150550# define LB_D6_VLINE_INTERRUPT (1 << 2)551# define LB_D6_VBLANK_INTERRUPT (1 << 3)552# define DC_HPD6_INTERRUPT (1 << 17)553# define DC_HPD6_RX_INTERRUPT (1 << 18)554555/* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */556#define GRPH_INT_STATUS 0x6858557# define GRPH_PFLIP_INT_OCCURRED (1 << 0)558# define GRPH_PFLIP_INT_CLEAR (1 << 8)559/* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */560#define GRPH_INT_CONTROL 0x685c561# define GRPH_PFLIP_INT_MASK (1 << 0)562# define GRPH_PFLIP_INT_TYPE (1 << 8)563564#define DACA_AUTODETECT_INT_CONTROL 0x66c8565#define DACB_AUTODETECT_INT_CONTROL 0x67c8566567#define DC_HPD1_INT_STATUS 0x601c568#define DC_HPD2_INT_STATUS 0x6028569#define DC_HPD3_INT_STATUS 0x6034570#define DC_HPD4_INT_STATUS 0x6040571#define DC_HPD5_INT_STATUS 0x604c572#define DC_HPD6_INT_STATUS 0x6058573# define DC_HPDx_INT_STATUS (1 << 0)574# define DC_HPDx_SENSE (1 << 1)575# define DC_HPDx_RX_INT_STATUS (1 << 8)576577#define DC_HPD1_INT_CONTROL 0x6020578#define DC_HPD2_INT_CONTROL 0x602c579#define DC_HPD3_INT_CONTROL 0x6038580#define DC_HPD4_INT_CONTROL 0x6044581#define DC_HPD5_INT_CONTROL 0x6050582#define DC_HPD6_INT_CONTROL 0x605c583# define DC_HPDx_INT_ACK (1 << 0)584# define DC_HPDx_INT_POLARITY (1 << 8)585# define DC_HPDx_INT_EN (1 << 16)586# define DC_HPDx_RX_INT_ACK (1 << 20)587# define DC_HPDx_RX_INT_EN (1 << 24)588589#define DC_HPD1_CONTROL 0x6024590#define DC_HPD2_CONTROL 0x6030591#define DC_HPD3_CONTROL 0x603c592#define DC_HPD4_CONTROL 0x6048593#define DC_HPD5_CONTROL 0x6054594#define DC_HPD6_CONTROL 0x6060595# define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)596# define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)597# define DC_HPDx_EN (1 << 28)598599/* PCIE link stuff */600#define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */601#define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */602# define LC_LINK_WIDTH_SHIFT 0603# define LC_LINK_WIDTH_MASK 0x7604# define LC_LINK_WIDTH_X0 0605# define LC_LINK_WIDTH_X1 1606# define LC_LINK_WIDTH_X2 2607# define LC_LINK_WIDTH_X4 3608# define LC_LINK_WIDTH_X8 4609# define LC_LINK_WIDTH_X16 6610# define LC_LINK_WIDTH_RD_SHIFT 4611# define LC_LINK_WIDTH_RD_MASK 0x70612# define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)613# define LC_RECONFIG_NOW (1 << 8)614# define LC_RENEGOTIATION_SUPPORT (1 << 9)615# define LC_RENEGOTIATE_EN (1 << 10)616# define LC_SHORT_RECONFIG_EN (1 << 11)617# define LC_UPCONFIGURE_SUPPORT (1 << 12)618# define LC_UPCONFIGURE_DIS (1 << 13)619#define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */620# define LC_GEN2_EN_STRAP (1 << 0)621# define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)622# define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)623# define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)624# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)625# define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3626# define LC_CURRENT_DATA_RATE (1 << 11)627# define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)628# define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)629# define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)630# define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)631#define MM_CFGREGS_CNTL 0x544c632# define MM_WR_TO_CFG_EN (1 << 3)633#define LINK_CNTL2 0x88 /* F0 */634# define TARGET_LINK_SPEED_MASK (0xf << 0)635# define SELECTABLE_DEEMPHASIS (1 << 6)636637/*638* PM4639*/640#define PACKET_TYPE0 0641#define PACKET_TYPE1 1642#define PACKET_TYPE2 2643#define PACKET_TYPE3 3644645#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)646#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)647#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)648#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)649#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \650(((reg) >> 2) & 0xFFFF) | \651((n) & 0x3FFF) << 16)652#define CP_PACKET2 0x80000000653#define PACKET2_PAD_SHIFT 0654#define PACKET2_PAD_MASK (0x3fffffff << 0)655656#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))657658#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \659(((op) & 0xFF) << 8) | \660((n) & 0x3FFF) << 16)661662/* Packet 3 types */663#define PACKET3_NOP 0x10664#define PACKET3_SET_BASE 0x11665#define PACKET3_CLEAR_STATE 0x12666#define PACKET3_INDEX_BUFFER_SIZE 0x13667#define PACKET3_DISPATCH_DIRECT 0x15668#define PACKET3_DISPATCH_INDIRECT 0x16669#define PACKET3_INDIRECT_BUFFER_END 0x17670#define PACKET3_MODE_CONTROL 0x18671#define PACKET3_SET_PREDICATION 0x20672#define PACKET3_REG_RMW 0x21673#define PACKET3_COND_EXEC 0x22674#define PACKET3_PRED_EXEC 0x23675#define PACKET3_DRAW_INDIRECT 0x24676#define PACKET3_DRAW_INDEX_INDIRECT 0x25677#define PACKET3_INDEX_BASE 0x26678#define PACKET3_DRAW_INDEX_2 0x27679#define PACKET3_CONTEXT_CONTROL 0x28680#define PACKET3_DRAW_INDEX_OFFSET 0x29681#define PACKET3_INDEX_TYPE 0x2A682#define PACKET3_DRAW_INDEX 0x2B683#define PACKET3_DRAW_INDEX_AUTO 0x2D684#define PACKET3_DRAW_INDEX_IMMD 0x2E685#define PACKET3_NUM_INSTANCES 0x2F686#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30687#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34688#define PACKET3_DRAW_INDEX_OFFSET_2 0x35689#define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36690#define PACKET3_MEM_SEMAPHORE 0x39691#define PACKET3_MPEG_INDEX 0x3A692#define PACKET3_WAIT_REG_MEM 0x3C693#define PACKET3_MEM_WRITE 0x3D694#define PACKET3_INDIRECT_BUFFER 0x32695#define PACKET3_SURFACE_SYNC 0x43696# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)697# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)698# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)699# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)700# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)701# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)702# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)703# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)704# define PACKET3_DB_DEST_BASE_ENA (1 << 14)705# define PACKET3_CB8_DEST_BASE_ENA (1 << 15)706# define PACKET3_CB9_DEST_BASE_ENA (1 << 16)707# define PACKET3_CB10_DEST_BASE_ENA (1 << 17)708# define PACKET3_CB11_DEST_BASE_ENA (1 << 18)709# define PACKET3_FULL_CACHE_ENA (1 << 20)710# define PACKET3_TC_ACTION_ENA (1 << 23)711# define PACKET3_VC_ACTION_ENA (1 << 24)712# define PACKET3_CB_ACTION_ENA (1 << 25)713# define PACKET3_DB_ACTION_ENA (1 << 26)714# define PACKET3_SH_ACTION_ENA (1 << 27)715# define PACKET3_SX_ACTION_ENA (1 << 28)716#define PACKET3_ME_INITIALIZE 0x44717#define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)718#define PACKET3_COND_WRITE 0x45719#define PACKET3_EVENT_WRITE 0x46720#define PACKET3_EVENT_WRITE_EOP 0x47721#define PACKET3_EVENT_WRITE_EOS 0x48722#define PACKET3_PREAMBLE_CNTL 0x4A723# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)724# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)725#define PACKET3_RB_OFFSET 0x4B726#define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C727#define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D728#define PACKET3_ALU_PS_CONST_UPDATE 0x4E729#define PACKET3_ALU_VS_CONST_UPDATE 0x4F730#define PACKET3_ONE_REG_WRITE 0x57731#define PACKET3_SET_CONFIG_REG 0x68732#define PACKET3_SET_CONFIG_REG_START 0x00008000733#define PACKET3_SET_CONFIG_REG_END 0x0000ac00734#define PACKET3_SET_CONTEXT_REG 0x69735#define PACKET3_SET_CONTEXT_REG_START 0x00028000736#define PACKET3_SET_CONTEXT_REG_END 0x00029000737#define PACKET3_SET_ALU_CONST 0x6A738/* alu const buffers only; no reg file */739#define PACKET3_SET_BOOL_CONST 0x6B740#define PACKET3_SET_BOOL_CONST_START 0x0003a500741#define PACKET3_SET_BOOL_CONST_END 0x0003a518742#define PACKET3_SET_LOOP_CONST 0x6C743#define PACKET3_SET_LOOP_CONST_START 0x0003a200744#define PACKET3_SET_LOOP_CONST_END 0x0003a500745#define PACKET3_SET_RESOURCE 0x6D746#define PACKET3_SET_RESOURCE_START 0x00030000747#define PACKET3_SET_RESOURCE_END 0x00038000748#define PACKET3_SET_SAMPLER 0x6E749#define PACKET3_SET_SAMPLER_START 0x0003c000750#define PACKET3_SET_SAMPLER_END 0x0003c600751#define PACKET3_SET_CTL_CONST 0x6F752#define PACKET3_SET_CTL_CONST_START 0x0003cff0753#define PACKET3_SET_CTL_CONST_END 0x0003ff0c754#define PACKET3_SET_RESOURCE_OFFSET 0x70755#define PACKET3_SET_ALU_CONST_VS 0x71756#define PACKET3_SET_ALU_CONST_DI 0x72757#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73758#define PACKET3_SET_RESOURCE_INDIRECT 0x74759#define PACKET3_SET_APPEND_CNT 0x75760761#define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c762#define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)763#define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)764#define SQ_TEX_VTX_INVALID_TEXTURE 0x0765#define SQ_TEX_VTX_INVALID_BUFFER 0x1766#define SQ_TEX_VTX_VALID_TEXTURE 0x2767#define SQ_TEX_VTX_VALID_BUFFER 0x3768769#define SQ_CONST_MEM_BASE 0x8df8770771#define SQ_ESGS_RING_BASE 0x8c40772#define SQ_ESGS_RING_SIZE 0x8c44773#define SQ_GSVS_RING_BASE 0x8c48774#define SQ_GSVS_RING_SIZE 0x8c4c775#define SQ_ESTMP_RING_BASE 0x8c50776#define SQ_ESTMP_RING_SIZE 0x8c54777#define SQ_GSTMP_RING_BASE 0x8c58778#define SQ_GSTMP_RING_SIZE 0x8c5c779#define SQ_VSTMP_RING_BASE 0x8c60780#define SQ_VSTMP_RING_SIZE 0x8c64781#define SQ_PSTMP_RING_BASE 0x8c68782#define SQ_PSTMP_RING_SIZE 0x8c6c783#define SQ_LSTMP_RING_BASE 0x8e10784#define SQ_LSTMP_RING_SIZE 0x8e14785#define SQ_HSTMP_RING_BASE 0x8e18786#define SQ_HSTMP_RING_SIZE 0x8e1c787#define VGT_TF_RING_SIZE 0x8988788789#define SQ_ESGS_RING_ITEMSIZE 0x28900790#define SQ_GSVS_RING_ITEMSIZE 0x28904791#define SQ_ESTMP_RING_ITEMSIZE 0x28908792#define SQ_GSTMP_RING_ITEMSIZE 0x2890c793#define SQ_VSTMP_RING_ITEMSIZE 0x28910794#define SQ_PSTMP_RING_ITEMSIZE 0x28914795#define SQ_LSTMP_RING_ITEMSIZE 0x28830796#define SQ_HSTMP_RING_ITEMSIZE 0x28834797798#define SQ_GS_VERT_ITEMSIZE 0x2891c799#define SQ_GS_VERT_ITEMSIZE_1 0x28920800#define SQ_GS_VERT_ITEMSIZE_2 0x28924801#define SQ_GS_VERT_ITEMSIZE_3 0x28928802#define SQ_GSVS_RING_OFFSET_1 0x2892c803#define SQ_GSVS_RING_OFFSET_2 0x28930804#define SQ_GSVS_RING_OFFSET_3 0x28934805806#define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140807#define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80808809#define SQ_ALU_CONST_CACHE_PS_0 0x28940810#define SQ_ALU_CONST_CACHE_PS_1 0x28944811#define SQ_ALU_CONST_CACHE_PS_2 0x28948812#define SQ_ALU_CONST_CACHE_PS_3 0x2894c813#define SQ_ALU_CONST_CACHE_PS_4 0x28950814#define SQ_ALU_CONST_CACHE_PS_5 0x28954815#define SQ_ALU_CONST_CACHE_PS_6 0x28958816#define SQ_ALU_CONST_CACHE_PS_7 0x2895c817#define SQ_ALU_CONST_CACHE_PS_8 0x28960818#define SQ_ALU_CONST_CACHE_PS_9 0x28964819#define SQ_ALU_CONST_CACHE_PS_10 0x28968820#define SQ_ALU_CONST_CACHE_PS_11 0x2896c821#define SQ_ALU_CONST_CACHE_PS_12 0x28970822#define SQ_ALU_CONST_CACHE_PS_13 0x28974823#define SQ_ALU_CONST_CACHE_PS_14 0x28978824#define SQ_ALU_CONST_CACHE_PS_15 0x2897c825#define SQ_ALU_CONST_CACHE_VS_0 0x28980826#define SQ_ALU_CONST_CACHE_VS_1 0x28984827#define SQ_ALU_CONST_CACHE_VS_2 0x28988828#define SQ_ALU_CONST_CACHE_VS_3 0x2898c829#define SQ_ALU_CONST_CACHE_VS_4 0x28990830#define SQ_ALU_CONST_CACHE_VS_5 0x28994831#define SQ_ALU_CONST_CACHE_VS_6 0x28998832#define SQ_ALU_CONST_CACHE_VS_7 0x2899c833#define SQ_ALU_CONST_CACHE_VS_8 0x289a0834#define SQ_ALU_CONST_CACHE_VS_9 0x289a4835#define SQ_ALU_CONST_CACHE_VS_10 0x289a8836#define SQ_ALU_CONST_CACHE_VS_11 0x289ac837#define SQ_ALU_CONST_CACHE_VS_12 0x289b0838#define SQ_ALU_CONST_CACHE_VS_13 0x289b4839#define SQ_ALU_CONST_CACHE_VS_14 0x289b8840#define SQ_ALU_CONST_CACHE_VS_15 0x289bc841#define SQ_ALU_CONST_CACHE_GS_0 0x289c0842#define SQ_ALU_CONST_CACHE_GS_1 0x289c4843#define SQ_ALU_CONST_CACHE_GS_2 0x289c8844#define SQ_ALU_CONST_CACHE_GS_3 0x289cc845#define SQ_ALU_CONST_CACHE_GS_4 0x289d0846#define SQ_ALU_CONST_CACHE_GS_5 0x289d4847#define SQ_ALU_CONST_CACHE_GS_6 0x289d8848#define SQ_ALU_CONST_CACHE_GS_7 0x289dc849#define SQ_ALU_CONST_CACHE_GS_8 0x289e0850#define SQ_ALU_CONST_CACHE_GS_9 0x289e4851#define SQ_ALU_CONST_CACHE_GS_10 0x289e8852#define SQ_ALU_CONST_CACHE_GS_11 0x289ec853#define SQ_ALU_CONST_CACHE_GS_12 0x289f0854#define SQ_ALU_CONST_CACHE_GS_13 0x289f4855#define SQ_ALU_CONST_CACHE_GS_14 0x289f8856#define SQ_ALU_CONST_CACHE_GS_15 0x289fc857#define SQ_ALU_CONST_CACHE_HS_0 0x28f00858#define SQ_ALU_CONST_CACHE_HS_1 0x28f04859#define SQ_ALU_CONST_CACHE_HS_2 0x28f08860#define SQ_ALU_CONST_CACHE_HS_3 0x28f0c861#define SQ_ALU_CONST_CACHE_HS_4 0x28f10862#define SQ_ALU_CONST_CACHE_HS_5 0x28f14863#define SQ_ALU_CONST_CACHE_HS_6 0x28f18864#define SQ_ALU_CONST_CACHE_HS_7 0x28f1c865#define SQ_ALU_CONST_CACHE_HS_8 0x28f20866#define SQ_ALU_CONST_CACHE_HS_9 0x28f24867#define SQ_ALU_CONST_CACHE_HS_10 0x28f28868#define SQ_ALU_CONST_CACHE_HS_11 0x28f2c869#define SQ_ALU_CONST_CACHE_HS_12 0x28f30870#define SQ_ALU_CONST_CACHE_HS_13 0x28f34871#define SQ_ALU_CONST_CACHE_HS_14 0x28f38872#define SQ_ALU_CONST_CACHE_HS_15 0x28f3c873#define SQ_ALU_CONST_CACHE_LS_0 0x28f40874#define SQ_ALU_CONST_CACHE_LS_1 0x28f44875#define SQ_ALU_CONST_CACHE_LS_2 0x28f48876#define SQ_ALU_CONST_CACHE_LS_3 0x28f4c877#define SQ_ALU_CONST_CACHE_LS_4 0x28f50878#define SQ_ALU_CONST_CACHE_LS_5 0x28f54879#define SQ_ALU_CONST_CACHE_LS_6 0x28f58880#define SQ_ALU_CONST_CACHE_LS_7 0x28f5c881#define SQ_ALU_CONST_CACHE_LS_8 0x28f60882#define SQ_ALU_CONST_CACHE_LS_9 0x28f64883#define SQ_ALU_CONST_CACHE_LS_10 0x28f68884#define SQ_ALU_CONST_CACHE_LS_11 0x28f6c885#define SQ_ALU_CONST_CACHE_LS_12 0x28f70886#define SQ_ALU_CONST_CACHE_LS_13 0x28f74887#define SQ_ALU_CONST_CACHE_LS_14 0x28f78888#define SQ_ALU_CONST_CACHE_LS_15 0x28f7c889890#define PA_SC_SCREEN_SCISSOR_TL 0x28030891#define PA_SC_GENERIC_SCISSOR_TL 0x28240892#define PA_SC_WINDOW_SCISSOR_TL 0x28204893#define VGT_PRIMITIVE_TYPE 0x8958894895#define DB_DEPTH_CONTROL 0x28800896#define DB_DEPTH_VIEW 0x28008897#define DB_HTILE_DATA_BASE 0x28014898#define DB_Z_INFO 0x28040899# define Z_ARRAY_MODE(x) ((x) << 4)900#define DB_STENCIL_INFO 0x28044901#define DB_Z_READ_BASE 0x28048902#define DB_STENCIL_READ_BASE 0x2804c903#define DB_Z_WRITE_BASE 0x28050904#define DB_STENCIL_WRITE_BASE 0x28054905#define DB_DEPTH_SIZE 0x28058906907#define SQ_PGM_START_PS 0x28840908#define SQ_PGM_START_VS 0x2885c909#define SQ_PGM_START_GS 0x28874910#define SQ_PGM_START_ES 0x2888c911#define SQ_PGM_START_FS 0x288a4912#define SQ_PGM_START_HS 0x288b8913#define SQ_PGM_START_LS 0x288d0914915#define VGT_STRMOUT_CONFIG 0x28b94916#define VGT_STRMOUT_BUFFER_CONFIG 0x28b98917918#define CB_TARGET_MASK 0x28238919#define CB_SHADER_MASK 0x2823c920921#define GDS_ADDR_BASE 0x28720922923#define CB_IMMED0_BASE 0x28b9c924#define CB_IMMED1_BASE 0x28ba0925#define CB_IMMED2_BASE 0x28ba4926#define CB_IMMED3_BASE 0x28ba8927#define CB_IMMED4_BASE 0x28bac928#define CB_IMMED5_BASE 0x28bb0929#define CB_IMMED6_BASE 0x28bb4930#define CB_IMMED7_BASE 0x28bb8931#define CB_IMMED8_BASE 0x28bbc932#define CB_IMMED9_BASE 0x28bc0933#define CB_IMMED10_BASE 0x28bc4934#define CB_IMMED11_BASE 0x28bc8935936/* all 12 CB blocks have these regs */937#define CB_COLOR0_BASE 0x28c60938#define CB_COLOR0_PITCH 0x28c64939#define CB_COLOR0_SLICE 0x28c68940#define CB_COLOR0_VIEW 0x28c6c941#define CB_COLOR0_INFO 0x28c70942# define CB_ARRAY_MODE(x) ((x) << 8)943# define ARRAY_LINEAR_GENERAL 0944# define ARRAY_LINEAR_ALIGNED 1945# define ARRAY_1D_TILED_THIN1 2946# define ARRAY_2D_TILED_THIN1 4947#define CB_COLOR0_ATTRIB 0x28c74948#define CB_COLOR0_DIM 0x28c78949/* only CB0-7 blocks have these regs */950#define CB_COLOR0_CMASK 0x28c7c951#define CB_COLOR0_CMASK_SLICE 0x28c80952#define CB_COLOR0_FMASK 0x28c84953#define CB_COLOR0_FMASK_SLICE 0x28c88954#define CB_COLOR0_CLEAR_WORD0 0x28c8c955#define CB_COLOR0_CLEAR_WORD1 0x28c90956#define CB_COLOR0_CLEAR_WORD2 0x28c94957#define CB_COLOR0_CLEAR_WORD3 0x28c98958959#define CB_COLOR1_BASE 0x28c9c960#define CB_COLOR2_BASE 0x28cd8961#define CB_COLOR3_BASE 0x28d14962#define CB_COLOR4_BASE 0x28d50963#define CB_COLOR5_BASE 0x28d8c964#define CB_COLOR6_BASE 0x28dc8965#define CB_COLOR7_BASE 0x28e04966#define CB_COLOR8_BASE 0x28e40967#define CB_COLOR9_BASE 0x28e5c968#define CB_COLOR10_BASE 0x28e78969#define CB_COLOR11_BASE 0x28e94970971#define CB_COLOR1_PITCH 0x28ca0972#define CB_COLOR2_PITCH 0x28cdc973#define CB_COLOR3_PITCH 0x28d18974#define CB_COLOR4_PITCH 0x28d54975#define CB_COLOR5_PITCH 0x28d90976#define CB_COLOR6_PITCH 0x28dcc977#define CB_COLOR7_PITCH 0x28e08978#define CB_COLOR8_PITCH 0x28e44979#define CB_COLOR9_PITCH 0x28e60980#define CB_COLOR10_PITCH 0x28e7c981#define CB_COLOR11_PITCH 0x28e98982983#define CB_COLOR1_SLICE 0x28ca4984#define CB_COLOR2_SLICE 0x28ce0985#define CB_COLOR3_SLICE 0x28d1c986#define CB_COLOR4_SLICE 0x28d58987#define CB_COLOR5_SLICE 0x28d94988#define CB_COLOR6_SLICE 0x28dd0989#define CB_COLOR7_SLICE 0x28e0c990#define CB_COLOR8_SLICE 0x28e48991#define CB_COLOR9_SLICE 0x28e64992#define CB_COLOR10_SLICE 0x28e80993#define CB_COLOR11_SLICE 0x28e9c994995#define CB_COLOR1_VIEW 0x28ca8996#define CB_COLOR2_VIEW 0x28ce4997#define CB_COLOR3_VIEW 0x28d20998#define CB_COLOR4_VIEW 0x28d5c999#define CB_COLOR5_VIEW 0x28d981000#define CB_COLOR6_VIEW 0x28dd41001#define CB_COLOR7_VIEW 0x28e101002#define CB_COLOR8_VIEW 0x28e4c1003#define CB_COLOR9_VIEW 0x28e681004#define CB_COLOR10_VIEW 0x28e841005#define CB_COLOR11_VIEW 0x28ea010061007#define CB_COLOR1_INFO 0x28cac1008#define CB_COLOR2_INFO 0x28ce81009#define CB_COLOR3_INFO 0x28d241010#define CB_COLOR4_INFO 0x28d601011#define CB_COLOR5_INFO 0x28d9c1012#define CB_COLOR6_INFO 0x28dd81013#define CB_COLOR7_INFO 0x28e141014#define CB_COLOR8_INFO 0x28e501015#define CB_COLOR9_INFO 0x28e6c1016#define CB_COLOR10_INFO 0x28e881017#define CB_COLOR11_INFO 0x28ea410181019#define CB_COLOR1_ATTRIB 0x28cb01020#define CB_COLOR2_ATTRIB 0x28cec1021#define CB_COLOR3_ATTRIB 0x28d281022#define CB_COLOR4_ATTRIB 0x28d641023#define CB_COLOR5_ATTRIB 0x28da01024#define CB_COLOR6_ATTRIB 0x28ddc1025#define CB_COLOR7_ATTRIB 0x28e181026#define CB_COLOR8_ATTRIB 0x28e541027#define CB_COLOR9_ATTRIB 0x28e701028#define CB_COLOR10_ATTRIB 0x28e8c1029#define CB_COLOR11_ATTRIB 0x28ea810301031#define CB_COLOR1_DIM 0x28cb41032#define CB_COLOR2_DIM 0x28cf01033#define CB_COLOR3_DIM 0x28d2c1034#define CB_COLOR4_DIM 0x28d681035#define CB_COLOR5_DIM 0x28da41036#define CB_COLOR6_DIM 0x28de01037#define CB_COLOR7_DIM 0x28e1c1038#define CB_COLOR8_DIM 0x28e581039#define CB_COLOR9_DIM 0x28e741040#define CB_COLOR10_DIM 0x28e901041#define CB_COLOR11_DIM 0x28eac10421043#define CB_COLOR1_CMASK 0x28cb81044#define CB_COLOR2_CMASK 0x28cf41045#define CB_COLOR3_CMASK 0x28d301046#define CB_COLOR4_CMASK 0x28d6c1047#define CB_COLOR5_CMASK 0x28da81048#define CB_COLOR6_CMASK 0x28de41049#define CB_COLOR7_CMASK 0x28e2010501051#define CB_COLOR1_CMASK_SLICE 0x28cbc1052#define CB_COLOR2_CMASK_SLICE 0x28cf81053#define CB_COLOR3_CMASK_SLICE 0x28d341054#define CB_COLOR4_CMASK_SLICE 0x28d701055#define CB_COLOR5_CMASK_SLICE 0x28dac1056#define CB_COLOR6_CMASK_SLICE 0x28de81057#define CB_COLOR7_CMASK_SLICE 0x28e2410581059#define CB_COLOR1_FMASK 0x28cc01060#define CB_COLOR2_FMASK 0x28cfc1061#define CB_COLOR3_FMASK 0x28d381062#define CB_COLOR4_FMASK 0x28d741063#define CB_COLOR5_FMASK 0x28db01064#define CB_COLOR6_FMASK 0x28dec1065#define CB_COLOR7_FMASK 0x28e2810661067#define CB_COLOR1_FMASK_SLICE 0x28cc41068#define CB_COLOR2_FMASK_SLICE 0x28d001069#define CB_COLOR3_FMASK_SLICE 0x28d3c1070#define CB_COLOR4_FMASK_SLICE 0x28d781071#define CB_COLOR5_FMASK_SLICE 0x28db41072#define CB_COLOR6_FMASK_SLICE 0x28df01073#define CB_COLOR7_FMASK_SLICE 0x28e2c10741075#define CB_COLOR1_CLEAR_WORD0 0x28cc81076#define CB_COLOR2_CLEAR_WORD0 0x28d041077#define CB_COLOR3_CLEAR_WORD0 0x28d401078#define CB_COLOR4_CLEAR_WORD0 0x28d7c1079#define CB_COLOR5_CLEAR_WORD0 0x28db81080#define CB_COLOR6_CLEAR_WORD0 0x28df41081#define CB_COLOR7_CLEAR_WORD0 0x28e3010821083#define CB_COLOR1_CLEAR_WORD1 0x28ccc1084#define CB_COLOR2_CLEAR_WORD1 0x28d081085#define CB_COLOR3_CLEAR_WORD1 0x28d441086#define CB_COLOR4_CLEAR_WORD1 0x28d801087#define CB_COLOR5_CLEAR_WORD1 0x28dbc1088#define CB_COLOR6_CLEAR_WORD1 0x28df81089#define CB_COLOR7_CLEAR_WORD1 0x28e3410901091#define CB_COLOR1_CLEAR_WORD2 0x28cd01092#define CB_COLOR2_CLEAR_WORD2 0x28d0c1093#define CB_COLOR3_CLEAR_WORD2 0x28d481094#define CB_COLOR4_CLEAR_WORD2 0x28d841095#define CB_COLOR5_CLEAR_WORD2 0x28dc01096#define CB_COLOR6_CLEAR_WORD2 0x28dfc1097#define CB_COLOR7_CLEAR_WORD2 0x28e3810981099#define CB_COLOR1_CLEAR_WORD3 0x28cd41100#define CB_COLOR2_CLEAR_WORD3 0x28d101101#define CB_COLOR3_CLEAR_WORD3 0x28d4c1102#define CB_COLOR4_CLEAR_WORD3 0x28d881103#define CB_COLOR5_CLEAR_WORD3 0x28dc41104#define CB_COLOR6_CLEAR_WORD3 0x28e001105#define CB_COLOR7_CLEAR_WORD3 0x28e3c11061107#define SQ_TEX_RESOURCE_WORD0_0 0x300001108#define SQ_TEX_RESOURCE_WORD1_0 0x300041109# define TEX_ARRAY_MODE(x) ((x) << 28)1110#define SQ_TEX_RESOURCE_WORD2_0 0x300081111#define SQ_TEX_RESOURCE_WORD3_0 0x3000C1112#define SQ_TEX_RESOURCE_WORD4_0 0x300101113#define SQ_TEX_RESOURCE_WORD5_0 0x300141114#define SQ_TEX_RESOURCE_WORD6_0 0x300181115#define SQ_TEX_RESOURCE_WORD7_0 0x3001c11161117/* cayman 3D regs */1118#define CAYMAN_VGT_OFFCHIP_LDS_BASE 0x89B01119#define CAYMAN_DB_EQAA 0x288041120#define CAYMAN_DB_DEPTH_INFO 0x2803C1121#define CAYMAN_PA_SC_AA_CONFIG 0x28BE01122#define CAYMAN_MSAA_NUM_SAMPLES_SHIFT 01123#define CAYMAN_MSAA_NUM_SAMPLES_MASK 0x71124/* cayman packet3 addition */1125#define CAYMAN_PACKET3_DEALLOC_STATE 0x1411261127#endif112811291130