Path: blob/master/drivers/gpu/drm/radeon/r500_reg.h
15112 views
/*1* Copyright 2008 Advanced Micro Devices, Inc.2* Copyright 2008 Red Hat Inc.3* Copyright 2009 Jerome Glisse.4*5* Permission is hereby granted, free of charge, to any person obtaining a6* copy of this software and associated documentation files (the "Software"),7* to deal in the Software without restriction, including without limitation8* the rights to use, copy, modify, merge, publish, distribute, sublicense,9* and/or sell copies of the Software, and to permit persons to whom the10* Software is furnished to do so, subject to the following conditions:11*12* The above copyright notice and this permission notice shall be included in13* all copies or substantial portions of the Software.14*15* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR16* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,17* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL18* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR19* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,20* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR21* OTHER DEALINGS IN THE SOFTWARE.22*23* Authors: Dave Airlie24* Alex Deucher25* Jerome Glisse26*/27#ifndef __R500_REG_H__28#define __R500_REG_H__2930/* pipe config regs */31#define R300_GA_POLY_MODE 0x428832# define R300_FRONT_PTYPE_POINT (0 << 4)33# define R300_FRONT_PTYPE_LINE (1 << 4)34# define R300_FRONT_PTYPE_TRIANGE (2 << 4)35# define R300_BACK_PTYPE_POINT (0 << 7)36# define R300_BACK_PTYPE_LINE (1 << 7)37# define R300_BACK_PTYPE_TRIANGE (2 << 7)38#define R300_GA_ROUND_MODE 0x428c39# define R300_GEOMETRY_ROUND_TRUNC (0 << 0)40# define R300_GEOMETRY_ROUND_NEAREST (1 << 0)41# define R300_COLOR_ROUND_TRUNC (0 << 2)42# define R300_COLOR_ROUND_NEAREST (1 << 2)43#define R300_GB_MSPOS0 0x401044# define R300_MS_X0_SHIFT 045# define R300_MS_Y0_SHIFT 446# define R300_MS_X1_SHIFT 847# define R300_MS_Y1_SHIFT 1248# define R300_MS_X2_SHIFT 1649# define R300_MS_Y2_SHIFT 2050# define R300_MSBD0_Y_SHIFT 2451# define R300_MSBD0_X_SHIFT 2852#define R300_GB_MSPOS1 0x401453# define R300_MS_X3_SHIFT 054# define R300_MS_Y3_SHIFT 455# define R300_MS_X4_SHIFT 856# define R300_MS_Y4_SHIFT 1257# define R300_MS_X5_SHIFT 1658# define R300_MS_Y5_SHIFT 2059# define R300_MSBD1_SHIFT 246061#define R300_GA_ENHANCE 0x427462# define R300_GA_DEADLOCK_CNTL (1 << 0)63# define R300_GA_FASTSYNC_CNTL (1 << 1)64#define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c65# define R300_RB3D_DC_FLUSH (2 << 0)66# define R300_RB3D_DC_FREE (2 << 2)67# define R300_RB3D_DC_FINISH (1 << 4)68#define R300_RB3D_ZCACHE_CTLSTAT 0x4f1869# define R300_ZC_FLUSH (1 << 0)70# define R300_ZC_FREE (1 << 1)71# define R300_ZC_FLUSH_ALL 0x372#define R400_GB_PIPE_SELECT 0x402c73#define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */74#define R500_SU_REG_DEST 0x42c875#define R300_GB_TILE_CONFIG 0x401876# define R300_ENABLE_TILING (1 << 0)77# define R300_PIPE_COUNT_RV350 (0 << 1)78# define R300_PIPE_COUNT_R300 (3 << 1)79# define R300_PIPE_COUNT_R420_3P (6 << 1)80# define R300_PIPE_COUNT_R420 (7 << 1)81# define R300_TILE_SIZE_8 (0 << 4)82# define R300_TILE_SIZE_16 (1 << 4)83# define R300_TILE_SIZE_32 (2 << 4)84# define R300_SUBPIXEL_1_12 (0 << 16)85# define R300_SUBPIXEL_1_16 (1 << 16)86#define R300_DST_PIPE_CONFIG 0x170c87# define R300_PIPE_AUTO_CONFIG (1 << 31)88#define R300_RB2D_DSTCACHE_MODE 0x342889# define R300_DC_AUTOFLUSH_ENABLE (1 << 8)90# define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17)9192#define RADEON_CP_STAT 0x7C093#define RADEON_RBBM_CMDFIFO_ADDR 0xE7094#define RADEON_RBBM_CMDFIFO_DATA 0xE7495#define RADEON_ISYNC_CNTL 0x172496# define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)97# define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)98# define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)99# define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)100# define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)101# define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)102103#define RS480_NB_MC_INDEX 0x168104# define RS480_NB_MC_IND_WR_EN (1 << 8)105#define RS480_NB_MC_DATA 0x16c106107/*108* RS690109*/110#define RS690_MCCFG_FB_LOCATION 0x100111#define RS690_MC_FB_START_MASK 0x0000FFFF112#define RS690_MC_FB_START_SHIFT 0113#define RS690_MC_FB_TOP_MASK 0xFFFF0000114#define RS690_MC_FB_TOP_SHIFT 16115#define RS690_MCCFG_AGP_LOCATION 0x101116#define RS690_MC_AGP_START_MASK 0x0000FFFF117#define RS690_MC_AGP_START_SHIFT 0118#define RS690_MC_AGP_TOP_MASK 0xFFFF0000119#define RS690_MC_AGP_TOP_SHIFT 16120#define RS690_MCCFG_AGP_BASE 0x102121#define RS690_MCCFG_AGP_BASE_2 0x103122#define RS690_MC_INIT_MISC_LAT_TIMER 0x104123#define RS690_HDP_FB_LOCATION 0x0134124#define RS690_MC_INDEX 0x78125# define RS690_MC_INDEX_MASK 0x1ff126# define RS690_MC_INDEX_WR_EN (1 << 9)127# define RS690_MC_INDEX_WR_ACK 0x7f128#define RS690_MC_DATA 0x7c129#define RS690_MC_STATUS 0x90130#define RS690_MC_STATUS_IDLE (1 << 0)131#define RS480_AGP_BASE_2 0x0164132#define RS480_MC_MISC_CNTL 0x18133# define RS480_DISABLE_GTW (1 << 1)134# define RS480_GART_INDEX_REG_EN (1 << 12)135# define RS690_BLOCK_GFX_D3_EN (1 << 14)136#define RS480_GART_FEATURE_ID 0x2b137# define RS480_HANG_EN (1 << 11)138# define RS480_TLB_ENABLE (1 << 18)139# define RS480_P2P_ENABLE (1 << 19)140# define RS480_GTW_LAC_EN (1 << 25)141# define RS480_2LEVEL_GART (0 << 30)142# define RS480_1LEVEL_GART (1 << 30)143# define RS480_PDC_EN (1 << 31)144#define RS480_GART_BASE 0x2c145#define RS480_GART_CACHE_CNTRL 0x2e146# define RS480_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */147#define RS480_AGP_ADDRESS_SPACE_SIZE 0x38148# define RS480_GART_EN (1 << 0)149# define RS480_VA_SIZE_32MB (0 << 1)150# define RS480_VA_SIZE_64MB (1 << 1)151# define RS480_VA_SIZE_128MB (2 << 1)152# define RS480_VA_SIZE_256MB (3 << 1)153# define RS480_VA_SIZE_512MB (4 << 1)154# define RS480_VA_SIZE_1GB (5 << 1)155# define RS480_VA_SIZE_2GB (6 << 1)156#define RS480_AGP_MODE_CNTL 0x39157# define RS480_POST_GART_Q_SIZE (1 << 18)158# define RS480_NONGART_SNOOP (1 << 19)159# define RS480_AGP_RD_BUF_SIZE (1 << 20)160# define RS480_REQ_TYPE_SNOOP_SHIFT 22161# define RS480_REQ_TYPE_SNOOP_MASK 0x3162# define RS480_REQ_TYPE_SNOOP_DIS (1 << 24)163164#define RS690_AIC_CTRL_SCRATCH 0x3A165# define RS690_DIS_OUT_OF_PCI_GART_ACCESS (1 << 1)166167/*168* RS600169*/170#define RS600_MC_STATUS 0x0171#define RS600_MC_STATUS_IDLE (1 << 0)172#define RS600_MC_INDEX 0x70173# define RS600_MC_ADDR_MASK 0xffff174# define RS600_MC_IND_SEQ_RBS_0 (1 << 16)175# define RS600_MC_IND_SEQ_RBS_1 (1 << 17)176# define RS600_MC_IND_SEQ_RBS_2 (1 << 18)177# define RS600_MC_IND_SEQ_RBS_3 (1 << 19)178# define RS600_MC_IND_AIC_RBS (1 << 20)179# define RS600_MC_IND_CITF_ARB0 (1 << 21)180# define RS600_MC_IND_CITF_ARB1 (1 << 22)181# define RS600_MC_IND_WR_EN (1 << 23)182#define RS600_MC_DATA 0x74183#define RS600_MC_STATUS 0x0184# define RS600_MC_IDLE (1 << 1)185#define RS600_MC_FB_LOCATION 0x4186#define RS600_MC_FB_START_MASK 0x0000FFFF187#define RS600_MC_FB_START_SHIFT 0188#define RS600_MC_FB_TOP_MASK 0xFFFF0000189#define RS600_MC_FB_TOP_SHIFT 16190#define RS600_MC_AGP_LOCATION 0x5191#define RS600_MC_AGP_START_MASK 0x0000FFFF192#define RS600_MC_AGP_START_SHIFT 0193#define RS600_MC_AGP_TOP_MASK 0xFFFF0000194#define RS600_MC_AGP_TOP_SHIFT 16195#define RS600_MC_AGP_BASE 0x6196#define RS600_MC_AGP_BASE_2 0x7197#define RS600_MC_CNTL1 0x9198# define RS600_ENABLE_PAGE_TABLES (1 << 26)199#define RS600_MC_PT0_CNTL 0x100200# define RS600_ENABLE_PT (1 << 0)201# define RS600_EFFECTIVE_L2_CACHE_SIZE(x) ((x) << 15)202# define RS600_EFFECTIVE_L2_QUEUE_SIZE(x) ((x) << 21)203# define RS600_INVALIDATE_ALL_L1_TLBS (1 << 28)204# define RS600_INVALIDATE_L2_CACHE (1 << 29)205#define RS600_MC_PT0_CONTEXT0_CNTL 0x102206# define RS600_ENABLE_PAGE_TABLE (1 << 0)207# define RS600_PAGE_TABLE_TYPE_FLAT (0 << 1)208#define RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR 0x112209#define RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR 0x114210#define RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR 0x11c211#define RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR 0x12c212#define RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR 0x13c213#define RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR 0x14c214#define RS600_MC_PT0_CLIENT0_CNTL 0x16c215# define RS600_ENABLE_TRANSLATION_MODE_OVERRIDE (1 << 0)216# define RS600_TRANSLATION_MODE_OVERRIDE (1 << 1)217# define RS600_SYSTEM_ACCESS_MODE_MASK (3 << 8)218# define RS600_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 8)219# define RS600_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 8)220# define RS600_SYSTEM_ACCESS_MODE_IN_SYS (2 << 8)221# define RS600_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 8)222# define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH (0 << 10)223# define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 10)224# define RS600_EFFECTIVE_L1_CACHE_SIZE(x) ((x) << 11)225# define RS600_ENABLE_FRAGMENT_PROCESSING (1 << 14)226# define RS600_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15)227# define RS600_INVALIDATE_L1_TLB (1 << 20)228/* rs600/rs690/rs740 */229# define RS600_BUS_MASTER_DIS (1 << 14)230# define RS600_MSI_REARM (1 << 20)231/* see RS400_MSI_REARM in AIC_CNTL for rs480 */232233234235#define RV515_MC_FB_LOCATION 0x01236#define RV515_MC_FB_START_MASK 0x0000FFFF237#define RV515_MC_FB_START_SHIFT 0238#define RV515_MC_FB_TOP_MASK 0xFFFF0000239#define RV515_MC_FB_TOP_SHIFT 16240#define RV515_MC_AGP_LOCATION 0x02241#define RV515_MC_AGP_START_MASK 0x0000FFFF242#define RV515_MC_AGP_START_SHIFT 0243#define RV515_MC_AGP_TOP_MASK 0xFFFF0000244#define RV515_MC_AGP_TOP_SHIFT 16245#define RV515_MC_AGP_BASE 0x03246#define RV515_MC_AGP_BASE_2 0x04247248#define R520_MC_FB_LOCATION 0x04249#define R520_MC_FB_START_MASK 0x0000FFFF250#define R520_MC_FB_START_SHIFT 0251#define R520_MC_FB_TOP_MASK 0xFFFF0000252#define R520_MC_FB_TOP_SHIFT 16253#define R520_MC_AGP_LOCATION 0x05254#define R520_MC_AGP_START_MASK 0x0000FFFF255#define R520_MC_AGP_START_SHIFT 0256#define R520_MC_AGP_TOP_MASK 0xFFFF0000257#define R520_MC_AGP_TOP_SHIFT 16258#define R520_MC_AGP_BASE 0x06259#define R520_MC_AGP_BASE_2 0x07260261262#define AVIVO_MC_INDEX 0x0070263#define R520_MC_STATUS 0x00264#define R520_MC_STATUS_IDLE (1<<1)265#define RV515_MC_STATUS 0x08266#define RV515_MC_STATUS_IDLE (1<<4)267#define RV515_MC_INIT_MISC_LAT_TIMER 0x09268#define AVIVO_MC_DATA 0x0074269270#define R520_MC_IND_INDEX 0x70271#define R520_MC_IND_WR_EN (1 << 24)272#define R520_MC_IND_DATA 0x74273274#define RV515_MC_CNTL 0x5275# define RV515_MEM_NUM_CHANNELS_MASK 0x3276#define R520_MC_CNTL0 0x8277# define R520_MEM_NUM_CHANNELS_MASK (0x3 << 24)278# define R520_MEM_NUM_CHANNELS_SHIFT 24279# define R520_MC_CHANNEL_SIZE (1 << 23)280281#define AVIVO_CP_DYN_CNTL 0x000f /* PLL */282# define AVIVO_CP_FORCEON (1 << 0)283#define AVIVO_E2_DYN_CNTL 0x0011 /* PLL */284# define AVIVO_E2_FORCEON (1 << 0)285#define AVIVO_IDCT_DYN_CNTL 0x0013 /* PLL */286# define AVIVO_IDCT_FORCEON (1 << 0)287288#define AVIVO_HDP_FB_LOCATION 0x134289290#define AVIVO_VGA_RENDER_CONTROL 0x0300291# define AVIVO_VGA_VSTATUS_CNTL_MASK (3 << 16)292#define AVIVO_D1VGA_CONTROL 0x0330293# define AVIVO_DVGA_CONTROL_MODE_ENABLE (1<<0)294# define AVIVO_DVGA_CONTROL_TIMING_SELECT (1<<8)295# define AVIVO_DVGA_CONTROL_SYNC_POLARITY_SELECT (1<<9)296# define AVIVO_DVGA_CONTROL_OVERSCAN_TIMING_SELECT (1<<10)297# define AVIVO_DVGA_CONTROL_OVERSCAN_COLOR_EN (1<<16)298# define AVIVO_DVGA_CONTROL_ROTATE (1<<24)299#define AVIVO_D2VGA_CONTROL 0x0338300301#define AVIVO_EXT1_PPLL_REF_DIV_SRC 0x400302#define AVIVO_EXT1_PPLL_REF_DIV 0x404303#define AVIVO_EXT1_PPLL_UPDATE_LOCK 0x408304#define AVIVO_EXT1_PPLL_UPDATE_CNTL 0x40c305306#define AVIVO_EXT2_PPLL_REF_DIV_SRC 0x410307#define AVIVO_EXT2_PPLL_REF_DIV 0x414308#define AVIVO_EXT2_PPLL_UPDATE_LOCK 0x418309#define AVIVO_EXT2_PPLL_UPDATE_CNTL 0x41c310311#define AVIVO_EXT1_PPLL_FB_DIV 0x430312#define AVIVO_EXT2_PPLL_FB_DIV 0x434313314#define AVIVO_EXT1_PPLL_POST_DIV_SRC 0x438315#define AVIVO_EXT1_PPLL_POST_DIV 0x43c316317#define AVIVO_EXT2_PPLL_POST_DIV_SRC 0x440318#define AVIVO_EXT2_PPLL_POST_DIV 0x444319320#define AVIVO_EXT1_PPLL_CNTL 0x448321#define AVIVO_EXT2_PPLL_CNTL 0x44c322323#define AVIVO_P1PLL_CNTL 0x450324#define AVIVO_P2PLL_CNTL 0x454325#define AVIVO_P1PLL_INT_SS_CNTL 0x458326#define AVIVO_P2PLL_INT_SS_CNTL 0x45c327#define AVIVO_P1PLL_TMDSA_CNTL 0x460328#define AVIVO_P2PLL_LVTMA_CNTL 0x464329330#define AVIVO_PCLK_CRTC1_CNTL 0x480331#define AVIVO_PCLK_CRTC2_CNTL 0x484332333#define AVIVO_D1CRTC_H_TOTAL 0x6000334#define AVIVO_D1CRTC_H_BLANK_START_END 0x6004335#define AVIVO_D1CRTC_H_SYNC_A 0x6008336#define AVIVO_D1CRTC_H_SYNC_A_CNTL 0x600c337#define AVIVO_D1CRTC_H_SYNC_B 0x6010338#define AVIVO_D1CRTC_H_SYNC_B_CNTL 0x6014339340#define AVIVO_D1CRTC_V_TOTAL 0x6020341#define AVIVO_D1CRTC_V_BLANK_START_END 0x6024342#define AVIVO_D1CRTC_V_SYNC_A 0x6028343#define AVIVO_D1CRTC_V_SYNC_A_CNTL 0x602c344#define AVIVO_D1CRTC_V_SYNC_B 0x6030345#define AVIVO_D1CRTC_V_SYNC_B_CNTL 0x6034346347#define AVIVO_D1CRTC_CONTROL 0x6080348# define AVIVO_CRTC_EN (1 << 0)349# define AVIVO_CRTC_DISP_READ_REQUEST_DISABLE (1 << 24)350#define AVIVO_D1CRTC_BLANK_CONTROL 0x6084351#define AVIVO_D1CRTC_INTERLACE_CONTROL 0x6088352#define AVIVO_D1CRTC_INTERLACE_STATUS 0x608c353#define AVIVO_D1CRTC_STATUS_POSITION 0x60a0354#define AVIVO_D1CRTC_FRAME_COUNT 0x60a4355#define AVIVO_D1CRTC_STEREO_CONTROL 0x60c4356357#define AVIVO_D1MODE_MASTER_UPDATE_MODE 0x60e4358359/* master controls */360#define AVIVO_DC_CRTC_MASTER_EN 0x60f8361#define AVIVO_DC_CRTC_TV_CONTROL 0x60fc362363#define AVIVO_D1GRPH_ENABLE 0x6100364#define AVIVO_D1GRPH_CONTROL 0x6104365# define AVIVO_D1GRPH_CONTROL_DEPTH_8BPP (0 << 0)366# define AVIVO_D1GRPH_CONTROL_DEPTH_16BPP (1 << 0)367# define AVIVO_D1GRPH_CONTROL_DEPTH_32BPP (2 << 0)368# define AVIVO_D1GRPH_CONTROL_DEPTH_64BPP (3 << 0)369370# define AVIVO_D1GRPH_CONTROL_8BPP_INDEXED (0 << 8)371372# define AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555 (0 << 8)373# define AVIVO_D1GRPH_CONTROL_16BPP_RGB565 (1 << 8)374# define AVIVO_D1GRPH_CONTROL_16BPP_ARGB4444 (2 << 8)375# define AVIVO_D1GRPH_CONTROL_16BPP_AI88 (3 << 8)376# define AVIVO_D1GRPH_CONTROL_16BPP_MONO16 (4 << 8)377378# define AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888 (0 << 8)379# define AVIVO_D1GRPH_CONTROL_32BPP_ARGB2101010 (1 << 8)380# define AVIVO_D1GRPH_CONTROL_32BPP_DIGITAL (2 << 8)381# define AVIVO_D1GRPH_CONTROL_32BPP_8B_ARGB2101010 (3 << 8)382383384# define AVIVO_D1GRPH_CONTROL_64BPP_ARGB16161616 (0 << 8)385386# define AVIVO_D1GRPH_SWAP_RB (1 << 16)387# define AVIVO_D1GRPH_TILED (1 << 20)388# define AVIVO_D1GRPH_MACRO_ADDRESS_MODE (1 << 21)389390# define R600_D1GRPH_ARRAY_MODE_LINEAR_GENERAL (0 << 20)391# define R600_D1GRPH_ARRAY_MODE_LINEAR_ALIGNED (1 << 20)392# define R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1 (2 << 20)393# define R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1 (4 << 20)394395/* The R7xx *_HIGH surface regs are backwards; the D1 regs are in the D2396* block and vice versa. This applies to GRPH, CUR, etc.397*/398#define AVIVO_D1GRPH_LUT_SEL 0x6108399#define AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS 0x6110400#define R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6914401#define R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH 0x6114402#define AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS 0x6118403#define R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x691c404#define R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH 0x611c405#define AVIVO_D1GRPH_PITCH 0x6120406#define AVIVO_D1GRPH_SURFACE_OFFSET_X 0x6124407#define AVIVO_D1GRPH_SURFACE_OFFSET_Y 0x6128408#define AVIVO_D1GRPH_X_START 0x612c409#define AVIVO_D1GRPH_Y_START 0x6130410#define AVIVO_D1GRPH_X_END 0x6134411#define AVIVO_D1GRPH_Y_END 0x6138412#define AVIVO_D1GRPH_UPDATE 0x6144413# define AVIVO_D1GRPH_SURFACE_UPDATE_PENDING (1 << 2)414# define AVIVO_D1GRPH_UPDATE_LOCK (1 << 16)415#define AVIVO_D1GRPH_FLIP_CONTROL 0x6148416# define AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN (1 << 0)417418#define AVIVO_D1CUR_CONTROL 0x6400419# define AVIVO_D1CURSOR_EN (1 << 0)420# define AVIVO_D1CURSOR_MODE_SHIFT 8421# define AVIVO_D1CURSOR_MODE_MASK (3 << 8)422# define AVIVO_D1CURSOR_MODE_24BPP 2423#define AVIVO_D1CUR_SURFACE_ADDRESS 0x6408424#define R700_D1CUR_SURFACE_ADDRESS_HIGH 0x6c0c425#define R700_D2CUR_SURFACE_ADDRESS_HIGH 0x640c426#define AVIVO_D1CUR_SIZE 0x6410427#define AVIVO_D1CUR_POSITION 0x6414428#define AVIVO_D1CUR_HOT_SPOT 0x6418429#define AVIVO_D1CUR_UPDATE 0x6424430# define AVIVO_D1CURSOR_UPDATE_LOCK (1 << 16)431432#define AVIVO_DC_LUT_RW_SELECT 0x6480433#define AVIVO_DC_LUT_RW_MODE 0x6484434#define AVIVO_DC_LUT_RW_INDEX 0x6488435#define AVIVO_DC_LUT_SEQ_COLOR 0x648c436#define AVIVO_DC_LUT_PWL_DATA 0x6490437#define AVIVO_DC_LUT_30_COLOR 0x6494438#define AVIVO_DC_LUT_READ_PIPE_SELECT 0x6498439#define AVIVO_DC_LUT_WRITE_EN_MASK 0x649c440#define AVIVO_DC_LUT_AUTOFILL 0x64a0441442#define AVIVO_DC_LUTA_CONTROL 0x64c0443#define AVIVO_DC_LUTA_BLACK_OFFSET_BLUE 0x64c4444#define AVIVO_DC_LUTA_BLACK_OFFSET_GREEN 0x64c8445#define AVIVO_DC_LUTA_BLACK_OFFSET_RED 0x64cc446#define AVIVO_DC_LUTA_WHITE_OFFSET_BLUE 0x64d0447#define AVIVO_DC_LUTA_WHITE_OFFSET_GREEN 0x64d4448#define AVIVO_DC_LUTA_WHITE_OFFSET_RED 0x64d8449450#define AVIVO_DC_LB_MEMORY_SPLIT 0x6520451# define AVIVO_DC_LB_MEMORY_SPLIT_MASK 0x3452# define AVIVO_DC_LB_MEMORY_SPLIT_SHIFT 0453# define AVIVO_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF 0454# define AVIVO_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q 1455# define AVIVO_DC_LB_MEMORY_SPLIT_D1_ONLY 2456# define AVIVO_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q 3457# define AVIVO_DC_LB_MEMORY_SPLIT_SHIFT_MODE (1 << 2)458# define AVIVO_DC_LB_DISP1_END_ADR_SHIFT 4459# define AVIVO_DC_LB_DISP1_END_ADR_MASK 0x7ff460461#define AVIVO_D1MODE_DATA_FORMAT 0x6528462# define AVIVO_D1MODE_INTERLEAVE_EN (1 << 0)463#define AVIVO_D1MODE_DESKTOP_HEIGHT 0x652C464#define AVIVO_D1MODE_VBLANK_STATUS 0x6534465# define AVIVO_VBLANK_ACK (1 << 4)466#define AVIVO_D1MODE_VLINE_START_END 0x6538467#define AVIVO_D1MODE_VLINE_STATUS 0x653c468# define AVIVO_D1MODE_VLINE_STAT (1 << 12)469#define AVIVO_DxMODE_INT_MASK 0x6540470# define AVIVO_D1MODE_INT_MASK (1 << 0)471# define AVIVO_D2MODE_INT_MASK (1 << 8)472#define AVIVO_D1MODE_VIEWPORT_START 0x6580473#define AVIVO_D1MODE_VIEWPORT_SIZE 0x6584474#define AVIVO_D1MODE_EXT_OVERSCAN_LEFT_RIGHT 0x6588475#define AVIVO_D1MODE_EXT_OVERSCAN_TOP_BOTTOM 0x658c476477#define AVIVO_D1SCL_SCALER_ENABLE 0x6590478#define AVIVO_D1SCL_SCALER_TAP_CONTROL 0x6594479#define AVIVO_D1SCL_UPDATE 0x65cc480# define AVIVO_D1SCL_UPDATE_LOCK (1 << 16)481482/* second crtc */483#define AVIVO_D2CRTC_H_TOTAL 0x6800484#define AVIVO_D2CRTC_H_BLANK_START_END 0x6804485#define AVIVO_D2CRTC_H_SYNC_A 0x6808486#define AVIVO_D2CRTC_H_SYNC_A_CNTL 0x680c487#define AVIVO_D2CRTC_H_SYNC_B 0x6810488#define AVIVO_D2CRTC_H_SYNC_B_CNTL 0x6814489490#define AVIVO_D2CRTC_V_TOTAL 0x6820491#define AVIVO_D2CRTC_V_BLANK_START_END 0x6824492#define AVIVO_D2CRTC_V_SYNC_A 0x6828493#define AVIVO_D2CRTC_V_SYNC_A_CNTL 0x682c494#define AVIVO_D2CRTC_V_SYNC_B 0x6830495#define AVIVO_D2CRTC_V_SYNC_B_CNTL 0x6834496497#define AVIVO_D2CRTC_CONTROL 0x6880498#define AVIVO_D2CRTC_BLANK_CONTROL 0x6884499#define AVIVO_D2CRTC_INTERLACE_CONTROL 0x6888500#define AVIVO_D2CRTC_INTERLACE_STATUS 0x688c501#define AVIVO_D2CRTC_STATUS_POSITION 0x68a0502#define AVIVO_D2CRTC_FRAME_COUNT 0x68a4503#define AVIVO_D2CRTC_STEREO_CONTROL 0x68c4504505#define AVIVO_D2GRPH_ENABLE 0x6900506#define AVIVO_D2GRPH_CONTROL 0x6904507#define AVIVO_D2GRPH_LUT_SEL 0x6908508#define AVIVO_D2GRPH_PRIMARY_SURFACE_ADDRESS 0x6910509#define AVIVO_D2GRPH_SECONDARY_SURFACE_ADDRESS 0x6918510#define AVIVO_D2GRPH_PITCH 0x6920511#define AVIVO_D2GRPH_SURFACE_OFFSET_X 0x6924512#define AVIVO_D2GRPH_SURFACE_OFFSET_Y 0x6928513#define AVIVO_D2GRPH_X_START 0x692c514#define AVIVO_D2GRPH_Y_START 0x6930515#define AVIVO_D2GRPH_X_END 0x6934516#define AVIVO_D2GRPH_Y_END 0x6938517#define AVIVO_D2GRPH_UPDATE 0x6944518#define AVIVO_D2GRPH_FLIP_CONTROL 0x6948519520#define AVIVO_D2CUR_CONTROL 0x6c00521#define AVIVO_D2CUR_SURFACE_ADDRESS 0x6c08522#define AVIVO_D2CUR_SIZE 0x6c10523#define AVIVO_D2CUR_POSITION 0x6c14524525#define AVIVO_D2MODE_VBLANK_STATUS 0x6d34526#define AVIVO_D2MODE_VLINE_START_END 0x6d38527#define AVIVO_D2MODE_VLINE_STATUS 0x6d3c528#define AVIVO_D2MODE_VIEWPORT_START 0x6d80529#define AVIVO_D2MODE_VIEWPORT_SIZE 0x6d84530#define AVIVO_D2MODE_EXT_OVERSCAN_LEFT_RIGHT 0x6d88531#define AVIVO_D2MODE_EXT_OVERSCAN_TOP_BOTTOM 0x6d8c532533#define AVIVO_D2SCL_SCALER_ENABLE 0x6d90534#define AVIVO_D2SCL_SCALER_TAP_CONTROL 0x6d94535536#define AVIVO_DDIA_BIT_DEPTH_CONTROL 0x7214537538#define AVIVO_DACA_ENABLE 0x7800539# define AVIVO_DAC_ENABLE (1 << 0)540#define AVIVO_DACA_SOURCE_SELECT 0x7804541# define AVIVO_DAC_SOURCE_CRTC1 (0 << 0)542# define AVIVO_DAC_SOURCE_CRTC2 (1 << 0)543# define AVIVO_DAC_SOURCE_TV (2 << 0)544545#define AVIVO_DACA_FORCE_OUTPUT_CNTL 0x783c546# define AVIVO_DACA_FORCE_OUTPUT_CNTL_FORCE_DATA_EN (1 << 0)547# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_SHIFT (8)548# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_BLUE (1 << 0)549# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_GREEN (1 << 1)550# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_SEL_RED (1 << 2)551# define AVIVO_DACA_FORCE_OUTPUT_CNTL_DATA_ON_BLANKB_ONLY (1 << 24)552#define AVIVO_DACA_POWERDOWN 0x7850553# define AVIVO_DACA_POWERDOWN_POWERDOWN (1 << 0)554# define AVIVO_DACA_POWERDOWN_BLUE (1 << 8)555# define AVIVO_DACA_POWERDOWN_GREEN (1 << 16)556# define AVIVO_DACA_POWERDOWN_RED (1 << 24)557558#define AVIVO_DACB_ENABLE 0x7a00559#define AVIVO_DACB_SOURCE_SELECT 0x7a04560#define AVIVO_DACB_FORCE_OUTPUT_CNTL 0x7a3c561# define AVIVO_DACB_FORCE_OUTPUT_CNTL_FORCE_DATA_EN (1 << 0)562# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_SHIFT (8)563# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_BLUE (1 << 0)564# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_GREEN (1 << 1)565# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_SEL_RED (1 << 2)566# define AVIVO_DACB_FORCE_OUTPUT_CNTL_DATA_ON_BLANKB_ONLY (1 << 24)567#define AVIVO_DACB_POWERDOWN 0x7a50568# define AVIVO_DACB_POWERDOWN_POWERDOWN (1 << 0)569# define AVIVO_DACB_POWERDOWN_BLUE (1 << 8)570# define AVIVO_DACB_POWERDOWN_GREEN (1 << 16)571# define AVIVO_DACB_POWERDOWN_RED572573#define AVIVO_TMDSA_CNTL 0x7880574# define AVIVO_TMDSA_CNTL_ENABLE (1 << 0)575# define AVIVO_TMDSA_CNTL_HPD_MASK (1 << 4)576# define AVIVO_TMDSA_CNTL_HPD_SELECT (1 << 8)577# define AVIVO_TMDSA_CNTL_SYNC_PHASE (1 << 12)578# define AVIVO_TMDSA_CNTL_PIXEL_ENCODING (1 << 16)579# define AVIVO_TMDSA_CNTL_DUAL_LINK_ENABLE (1 << 24)580# define AVIVO_TMDSA_CNTL_SWAP (1 << 28)581#define AVIVO_TMDSA_SOURCE_SELECT 0x7884582/* 78a8 appears to be some kind of (reasonably tolerant) clock?583* 78d0 definitely hits the transmitter, definitely clock. */584/* MYSTERY1 This appears to control dithering? */585#define AVIVO_TMDSA_BIT_DEPTH_CONTROL 0x7894586# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_EN (1 << 0)587# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH (1 << 4)588# define AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN (1 << 8)589# define AVIVO_TMDS_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH (1 << 12)590# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_EN (1 << 16)591# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH (1 << 20)592# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL (1 << 24)593# define AVIVO_TMDS_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_RESET (1 << 26)594#define AVIVO_TMDSA_DCBALANCER_CONTROL 0x78d0595# define AVIVO_TMDSA_DCBALANCER_CONTROL_EN (1 << 0)596# define AVIVO_TMDSA_DCBALANCER_CONTROL_TEST_EN (1 << 8)597# define AVIVO_TMDSA_DCBALANCER_CONTROL_TEST_IN_SHIFT (16)598# define AVIVO_TMDSA_DCBALANCER_CONTROL_FORCE (1 << 24)599#define AVIVO_TMDSA_DATA_SYNCHRONIZATION 0x78d8600# define AVIVO_TMDSA_DATA_SYNCHRONIZATION_DSYNSEL (1 << 0)601# define AVIVO_TMDSA_DATA_SYNCHRONIZATION_PFREQCHG (1 << 8)602#define AVIVO_TMDSA_CLOCK_ENABLE 0x7900603#define AVIVO_TMDSA_TRANSMITTER_ENABLE 0x7904604# define AVIVO_TMDSA_TRANSMITTER_ENABLE_TX0_ENABLE (1 << 0)605# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKC0EN (1 << 1)606# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD00EN (1 << 2)607# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD01EN (1 << 3)608# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD02EN (1 << 4)609# define AVIVO_TMDSA_TRANSMITTER_ENABLE_TX1_ENABLE (1 << 8)610# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD10EN (1 << 10)611# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD11EN (1 << 11)612# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKD12EN (1 << 12)613# define AVIVO_TMDSA_TRANSMITTER_ENABLE_TX_ENABLE_HPD_MASK (1 << 16)614# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK (1 << 17)615# define AVIVO_TMDSA_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK (1 << 18)616617#define AVIVO_TMDSA_TRANSMITTER_CONTROL 0x7910618# define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_ENABLE (1 << 0)619# define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_RESET (1 << 1)620# define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_HPD_MASK_SHIFT (2)621# define AVIVO_TMDSA_TRANSMITTER_CONTROL_IDSCKSEL (1 << 4)622# define AVIVO_TMDSA_TRANSMITTER_CONTROL_BGSLEEP (1 << 5)623# define AVIVO_TMDSA_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN (1 << 6)624# define AVIVO_TMDSA_TRANSMITTER_CONTROL_TMCLK (1 << 8)625# define AVIVO_TMDSA_TRANSMITTER_CONTROL_TMCLK_FROM_PADS (1 << 13)626# define AVIVO_TMDSA_TRANSMITTER_CONTROL_TDCLK (1 << 14)627# define AVIVO_TMDSA_TRANSMITTER_CONTROL_TDCLK_FROM_PADS (1 << 15)628# define AVIVO_TMDSA_TRANSMITTER_CONTROL_CLK_PATTERN_SHIFT (16)629# define AVIVO_TMDSA_TRANSMITTER_CONTROL_BYPASS_PLL (1 << 28)630# define AVIVO_TMDSA_TRANSMITTER_CONTROL_USE_CLK_DATA (1 << 29)631# define AVIVO_TMDSA_TRANSMITTER_CONTROL_INPUT_TEST_CLK_SEL (1 << 31)632633#define AVIVO_LVTMA_CNTL 0x7a80634# define AVIVO_LVTMA_CNTL_ENABLE (1 << 0)635# define AVIVO_LVTMA_CNTL_HPD_MASK (1 << 4)636# define AVIVO_LVTMA_CNTL_HPD_SELECT (1 << 8)637# define AVIVO_LVTMA_CNTL_SYNC_PHASE (1 << 12)638# define AVIVO_LVTMA_CNTL_PIXEL_ENCODING (1 << 16)639# define AVIVO_LVTMA_CNTL_DUAL_LINK_ENABLE (1 << 24)640# define AVIVO_LVTMA_CNTL_SWAP (1 << 28)641#define AVIVO_LVTMA_SOURCE_SELECT 0x7a84642#define AVIVO_LVTMA_COLOR_FORMAT 0x7a88643#define AVIVO_LVTMA_BIT_DEPTH_CONTROL 0x7a94644# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN (1 << 0)645# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_DEPTH (1 << 4)646# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN (1 << 8)647# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_DEPTH (1 << 12)648# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_EN (1 << 16)649# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_DEPTH (1 << 20)650# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_LEVEL (1 << 24)651# define AVIVO_LVTMA_BIT_DEPTH_CONTROL_TEMPORAL_DITHER_RESET (1 << 26)652653654655#define AVIVO_LVTMA_DCBALANCER_CONTROL 0x7ad0656# define AVIVO_LVTMA_DCBALANCER_CONTROL_EN (1 << 0)657# define AVIVO_LVTMA_DCBALANCER_CONTROL_TEST_EN (1 << 8)658# define AVIVO_LVTMA_DCBALANCER_CONTROL_TEST_IN_SHIFT (16)659# define AVIVO_LVTMA_DCBALANCER_CONTROL_FORCE (1 << 24)660661#define AVIVO_LVTMA_DATA_SYNCHRONIZATION 0x78d8662# define AVIVO_LVTMA_DATA_SYNCHRONIZATION_DSYNSEL (1 << 0)663# define AVIVO_LVTMA_DATA_SYNCHRONIZATION_PFREQCHG (1 << 8)664#define R500_LVTMA_CLOCK_ENABLE 0x7b00665#define R600_LVTMA_CLOCK_ENABLE 0x7b04666667#define R500_LVTMA_TRANSMITTER_ENABLE 0x7b04668#define R600_LVTMA_TRANSMITTER_ENABLE 0x7b08669# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKC0EN (1 << 1)670# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD00EN (1 << 2)671# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD01EN (1 << 3)672# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD02EN (1 << 4)673# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD03EN (1 << 5)674# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKC1EN (1 << 9)675# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD10EN (1 << 10)676# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD11EN (1 << 11)677# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKD12EN (1 << 12)678# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKCEN_HPD_MASK (1 << 17)679# define AVIVO_LVTMA_TRANSMITTER_ENABLE_LNKDEN_HPD_MASK (1 << 18)680681#define R500_LVTMA_TRANSMITTER_CONTROL 0x7b10682#define R600_LVTMA_TRANSMITTER_CONTROL 0x7b14683# define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_ENABLE (1 << 0)684# define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_RESET (1 << 1)685# define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_HPD_MASK_SHIFT (2)686# define AVIVO_LVTMA_TRANSMITTER_CONTROL_IDSCKSEL (1 << 4)687# define AVIVO_LVTMA_TRANSMITTER_CONTROL_BGSLEEP (1 << 5)688# define AVIVO_LVTMA_TRANSMITTER_CONTROL_PLL_PWRUP_SEQ_EN (1 << 6)689# define AVIVO_LVTMA_TRANSMITTER_CONTROL_TMCLK (1 << 8)690# define AVIVO_LVTMA_TRANSMITTER_CONTROL_TMCLK_FROM_PADS (1 << 13)691# define AVIVO_LVTMA_TRANSMITTER_CONTROL_TDCLK (1 << 14)692# define AVIVO_LVTMA_TRANSMITTER_CONTROL_TDCLK_FROM_PADS (1 << 15)693# define AVIVO_LVTMA_TRANSMITTER_CONTROL_CLK_PATTERN_SHIFT (16)694# define AVIVO_LVTMA_TRANSMITTER_CONTROL_BYPASS_PLL (1 << 28)695# define AVIVO_LVTMA_TRANSMITTER_CONTROL_USE_CLK_DATA (1 << 29)696# define AVIVO_LVTMA_TRANSMITTER_CONTROL_INPUT_TEST_CLK_SEL (1 << 31)697698#define R500_LVTMA_PWRSEQ_CNTL 0x7af0699#define R600_LVTMA_PWRSEQ_CNTL 0x7af4700# define AVIVO_LVTMA_PWRSEQ_EN (1 << 0)701# define AVIVO_LVTMA_PWRSEQ_PLL_ENABLE_MASK (1 << 2)702# define AVIVO_LVTMA_PWRSEQ_PLL_RESET_MASK (1 << 3)703# define AVIVO_LVTMA_PWRSEQ_TARGET_STATE (1 << 4)704# define AVIVO_LVTMA_SYNCEN (1 << 8)705# define AVIVO_LVTMA_SYNCEN_OVRD (1 << 9)706# define AVIVO_LVTMA_SYNCEN_POL (1 << 10)707# define AVIVO_LVTMA_DIGON (1 << 16)708# define AVIVO_LVTMA_DIGON_OVRD (1 << 17)709# define AVIVO_LVTMA_DIGON_POL (1 << 18)710# define AVIVO_LVTMA_BLON (1 << 24)711# define AVIVO_LVTMA_BLON_OVRD (1 << 25)712# define AVIVO_LVTMA_BLON_POL (1 << 26)713714#define R500_LVTMA_PWRSEQ_STATE 0x7af4715#define R600_LVTMA_PWRSEQ_STATE 0x7af8716# define AVIVO_LVTMA_PWRSEQ_STATE_TARGET_STATE_R (1 << 0)717# define AVIVO_LVTMA_PWRSEQ_STATE_DIGON (1 << 1)718# define AVIVO_LVTMA_PWRSEQ_STATE_SYNCEN (1 << 2)719# define AVIVO_LVTMA_PWRSEQ_STATE_BLON (1 << 3)720# define AVIVO_LVTMA_PWRSEQ_STATE_DONE (1 << 4)721# define AVIVO_LVTMA_PWRSEQ_STATE_STATUS_SHIFT (8)722723#define AVIVO_LVDS_BACKLIGHT_CNTL 0x7af8724# define AVIVO_LVDS_BACKLIGHT_CNTL_EN (1 << 0)725# define AVIVO_LVDS_BACKLIGHT_LEVEL_MASK 0x0000ff00726# define AVIVO_LVDS_BACKLIGHT_LEVEL_SHIFT 8727728#define AVIVO_DVOA_BIT_DEPTH_CONTROL 0x7988729730#define AVIVO_DC_GPIO_HPD_A 0x7e94731#define AVIVO_DC_GPIO_HPD_Y 0x7e9c732733#define AVIVO_DC_I2C_STATUS1 0x7d30734# define AVIVO_DC_I2C_DONE (1 << 0)735# define AVIVO_DC_I2C_NACK (1 << 1)736# define AVIVO_DC_I2C_HALT (1 << 2)737# define AVIVO_DC_I2C_GO (1 << 3)738#define AVIVO_DC_I2C_RESET 0x7d34739# define AVIVO_DC_I2C_SOFT_RESET (1 << 0)740# define AVIVO_DC_I2C_ABORT (1 << 8)741#define AVIVO_DC_I2C_CONTROL1 0x7d38742# define AVIVO_DC_I2C_START (1 << 0)743# define AVIVO_DC_I2C_STOP (1 << 1)744# define AVIVO_DC_I2C_RECEIVE (1 << 2)745# define AVIVO_DC_I2C_EN (1 << 8)746# define AVIVO_DC_I2C_PIN_SELECT(x) ((x) << 16)747# define AVIVO_SEL_DDC1 0748# define AVIVO_SEL_DDC2 1749# define AVIVO_SEL_DDC3 2750#define AVIVO_DC_I2C_CONTROL2 0x7d3c751# define AVIVO_DC_I2C_ADDR_COUNT(x) ((x) << 0)752# define AVIVO_DC_I2C_DATA_COUNT(x) ((x) << 8)753#define AVIVO_DC_I2C_CONTROL3 0x7d40754# define AVIVO_DC_I2C_DATA_DRIVE_EN (1 << 0)755# define AVIVO_DC_I2C_DATA_DRIVE_SEL (1 << 1)756# define AVIVO_DC_I2C_CLK_DRIVE_EN (1 << 7)757# define AVIVO_DC_I2C_RD_INTRA_BYTE_DELAY(x) ((x) << 8)758# define AVIVO_DC_I2C_WR_INTRA_BYTE_DELAY(x) ((x) << 16)759# define AVIVO_DC_I2C_TIME_LIMIT(x) ((x) << 24)760#define AVIVO_DC_I2C_DATA 0x7d44761#define AVIVO_DC_I2C_INTERRUPT_CONTROL 0x7d48762# define AVIVO_DC_I2C_INTERRUPT_STATUS (1 << 0)763# define AVIVO_DC_I2C_INTERRUPT_AK (1 << 8)764# define AVIVO_DC_I2C_INTERRUPT_ENABLE (1 << 16)765#define AVIVO_DC_I2C_ARBITRATION 0x7d50766# define AVIVO_DC_I2C_SW_WANTS_TO_USE_I2C (1 << 0)767# define AVIVO_DC_I2C_SW_CAN_USE_I2C (1 << 1)768# define AVIVO_DC_I2C_SW_DONE_USING_I2C (1 << 8)769# define AVIVO_DC_I2C_HW_NEEDS_I2C (1 << 9)770# define AVIVO_DC_I2C_ABORT_HDCP_I2C (1 << 16)771# define AVIVO_DC_I2C_HW_USING_I2C (1 << 17)772773#define AVIVO_DC_GPIO_DDC1_MASK 0x7e40774#define AVIVO_DC_GPIO_DDC1_A 0x7e44775#define AVIVO_DC_GPIO_DDC1_EN 0x7e48776#define AVIVO_DC_GPIO_DDC1_Y 0x7e4c777778#define AVIVO_DC_GPIO_DDC2_MASK 0x7e50779#define AVIVO_DC_GPIO_DDC2_A 0x7e54780#define AVIVO_DC_GPIO_DDC2_EN 0x7e58781#define AVIVO_DC_GPIO_DDC2_Y 0x7e5c782783#define AVIVO_DC_GPIO_DDC3_MASK 0x7e60784#define AVIVO_DC_GPIO_DDC3_A 0x7e64785#define AVIVO_DC_GPIO_DDC3_EN 0x7e68786#define AVIVO_DC_GPIO_DDC3_Y 0x7e6c787788#define AVIVO_DISP_INTERRUPT_STATUS 0x7edc789# define AVIVO_D1_VBLANK_INTERRUPT (1 << 4)790# define AVIVO_D2_VBLANK_INTERRUPT (1 << 5)791792#endif793794795