Path: blob/master/drivers/gpu/drm/radeon/r600_blit_kms.c
15113 views
/*1* Copyright 2009 Advanced Micro Devices, Inc.2* Copyright 2009 Red Hat Inc.3*4* Permission is hereby granted, free of charge, to any person obtaining a5* copy of this software and associated documentation files (the "Software"),6* to deal in the Software without restriction, including without limitation7* the rights to use, copy, modify, merge, publish, distribute, sublicense,8* and/or sell copies of the Software, and to permit persons to whom the9* Software is furnished to do so, subject to the following conditions:10*11* The above copyright notice and this permission notice (including the next12* paragraph) shall be included in all copies or substantial portions of the13* Software.14*15* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR16* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,17* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL18* THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR19* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,20* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER21* DEALINGS IN THE SOFTWARE.22*23*/2425#include "drmP.h"26#include "drm.h"27#include "radeon_drm.h"28#include "radeon.h"2930#include "r600d.h"31#include "r600_blit_shaders.h"3233#define DI_PT_RECTLIST 0x1134#define DI_INDEX_SIZE_16_BIT 0x035#define DI_SRC_SEL_AUTO_INDEX 0x23637#define FMT_8 0x138#define FMT_5_6_5 0x839#define FMT_8_8_8_8 0x1a40#define COLOR_8 0x141#define COLOR_5_6_5 0x842#define COLOR_8_8_8_8 0x1a4344/* emits 21 on rv770+, 23 on r600 */45static void46set_render_target(struct radeon_device *rdev, int format,47int w, int h, u64 gpu_addr)48{49u32 cb_color_info;50int pitch, slice;5152h = ALIGN(h, 8);53if (h < 8)54h = 8;5556cb_color_info = ((format << 2) | (1 << 27) | (1 << 8));57pitch = (w / 8) - 1;58slice = ((w * h) / 64) - 1;5960radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));61radeon_ring_write(rdev, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);62radeon_ring_write(rdev, gpu_addr >> 8);6364if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {65radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));66radeon_ring_write(rdev, 2 << 0);67}6869radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));70radeon_ring_write(rdev, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);71radeon_ring_write(rdev, (pitch << 0) | (slice << 10));7273radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));74radeon_ring_write(rdev, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);75radeon_ring_write(rdev, 0);7677radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));78radeon_ring_write(rdev, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);79radeon_ring_write(rdev, cb_color_info);8081radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));82radeon_ring_write(rdev, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);83radeon_ring_write(rdev, 0);8485radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));86radeon_ring_write(rdev, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);87radeon_ring_write(rdev, 0);8889radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));90radeon_ring_write(rdev, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);91radeon_ring_write(rdev, 0);92}9394/* emits 5dw */95static void96cp_set_surface_sync(struct radeon_device *rdev,97u32 sync_type, u32 size,98u64 mc_addr)99{100u32 cp_coher_size;101102if (size == 0xffffffff)103cp_coher_size = 0xffffffff;104else105cp_coher_size = ((size + 255) >> 8);106107radeon_ring_write(rdev, PACKET3(PACKET3_SURFACE_SYNC, 3));108radeon_ring_write(rdev, sync_type);109radeon_ring_write(rdev, cp_coher_size);110radeon_ring_write(rdev, mc_addr >> 8);111radeon_ring_write(rdev, 10); /* poll interval */112}113114/* emits 21dw + 1 surface sync = 26dw */115static void116set_shaders(struct radeon_device *rdev)117{118u64 gpu_addr;119u32 sq_pgm_resources;120121/* setup shader regs */122sq_pgm_resources = (1 << 0);123124/* VS */125gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;126radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));127radeon_ring_write(rdev, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);128radeon_ring_write(rdev, gpu_addr >> 8);129130radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));131radeon_ring_write(rdev, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);132radeon_ring_write(rdev, sq_pgm_resources);133134radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));135radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);136radeon_ring_write(rdev, 0);137138/* PS */139gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;140radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));141radeon_ring_write(rdev, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);142radeon_ring_write(rdev, gpu_addr >> 8);143144radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));145radeon_ring_write(rdev, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);146radeon_ring_write(rdev, sq_pgm_resources | (1 << 28));147148radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));149radeon_ring_write(rdev, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);150radeon_ring_write(rdev, 2);151152radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 1));153radeon_ring_write(rdev, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);154radeon_ring_write(rdev, 0);155156gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;157cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);158}159160/* emits 9 + 1 sync (5) = 14*/161static void162set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)163{164u32 sq_vtx_constant_word2;165166sq_vtx_constant_word2 = ((upper_32_bits(gpu_addr) & 0xff) | (16 << 8));167#ifdef __BIG_ENDIAN168sq_vtx_constant_word2 |= (2 << 30);169#endif170171radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));172radeon_ring_write(rdev, 0x460);173radeon_ring_write(rdev, gpu_addr & 0xffffffff);174radeon_ring_write(rdev, 48 - 1);175radeon_ring_write(rdev, sq_vtx_constant_word2);176radeon_ring_write(rdev, 1 << 0);177radeon_ring_write(rdev, 0);178radeon_ring_write(rdev, 0);179radeon_ring_write(rdev, SQ_TEX_VTX_VALID_BUFFER << 30);180181if ((rdev->family == CHIP_RV610) ||182(rdev->family == CHIP_RV620) ||183(rdev->family == CHIP_RS780) ||184(rdev->family == CHIP_RS880) ||185(rdev->family == CHIP_RV710))186cp_set_surface_sync(rdev,187PACKET3_TC_ACTION_ENA, 48, gpu_addr);188else189cp_set_surface_sync(rdev,190PACKET3_VC_ACTION_ENA, 48, gpu_addr);191}192193/* emits 9 */194static void195set_tex_resource(struct radeon_device *rdev,196int format, int w, int h, int pitch,197u64 gpu_addr)198{199uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;200201if (h < 1)202h = 1;203204sq_tex_resource_word0 = (1 << 0) | (1 << 3);205sq_tex_resource_word0 |= ((((pitch >> 3) - 1) << 8) |206((w - 1) << 19));207208sq_tex_resource_word1 = (format << 26);209sq_tex_resource_word1 |= ((h - 1) << 0);210211sq_tex_resource_word4 = ((1 << 14) |212(0 << 16) |213(1 << 19) |214(2 << 22) |215(3 << 25));216217radeon_ring_write(rdev, PACKET3(PACKET3_SET_RESOURCE, 7));218radeon_ring_write(rdev, 0);219radeon_ring_write(rdev, sq_tex_resource_word0);220radeon_ring_write(rdev, sq_tex_resource_word1);221radeon_ring_write(rdev, gpu_addr >> 8);222radeon_ring_write(rdev, gpu_addr >> 8);223radeon_ring_write(rdev, sq_tex_resource_word4);224radeon_ring_write(rdev, 0);225radeon_ring_write(rdev, SQ_TEX_VTX_VALID_TEXTURE << 30);226}227228/* emits 12 */229static void230set_scissors(struct radeon_device *rdev, int x1, int y1,231int x2, int y2)232{233radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));234radeon_ring_write(rdev, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);235radeon_ring_write(rdev, (x1 << 0) | (y1 << 16));236radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));237238radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));239radeon_ring_write(rdev, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);240radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));241radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));242243radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONTEXT_REG, 2));244radeon_ring_write(rdev, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);245radeon_ring_write(rdev, (x1 << 0) | (y1 << 16) | (1 << 31));246radeon_ring_write(rdev, (x2 << 0) | (y2 << 16));247}248249/* emits 10 */250static void251draw_auto(struct radeon_device *rdev)252{253radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));254radeon_ring_write(rdev, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);255radeon_ring_write(rdev, DI_PT_RECTLIST);256257radeon_ring_write(rdev, PACKET3(PACKET3_INDEX_TYPE, 0));258radeon_ring_write(rdev,259#ifdef __BIG_ENDIAN260(2 << 2) |261#endif262DI_INDEX_SIZE_16_BIT);263264radeon_ring_write(rdev, PACKET3(PACKET3_NUM_INSTANCES, 0));265radeon_ring_write(rdev, 1);266267radeon_ring_write(rdev, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));268radeon_ring_write(rdev, 3);269radeon_ring_write(rdev, DI_SRC_SEL_AUTO_INDEX);270271}272273/* emits 14 */274static void275set_default_state(struct radeon_device *rdev)276{277u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;278u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;279int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;280int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;281int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;282u64 gpu_addr;283int dwords;284285switch (rdev->family) {286case CHIP_R600:287num_ps_gprs = 192;288num_vs_gprs = 56;289num_temp_gprs = 4;290num_gs_gprs = 0;291num_es_gprs = 0;292num_ps_threads = 136;293num_vs_threads = 48;294num_gs_threads = 4;295num_es_threads = 4;296num_ps_stack_entries = 128;297num_vs_stack_entries = 128;298num_gs_stack_entries = 0;299num_es_stack_entries = 0;300break;301case CHIP_RV630:302case CHIP_RV635:303num_ps_gprs = 84;304num_vs_gprs = 36;305num_temp_gprs = 4;306num_gs_gprs = 0;307num_es_gprs = 0;308num_ps_threads = 144;309num_vs_threads = 40;310num_gs_threads = 4;311num_es_threads = 4;312num_ps_stack_entries = 40;313num_vs_stack_entries = 40;314num_gs_stack_entries = 32;315num_es_stack_entries = 16;316break;317case CHIP_RV610:318case CHIP_RV620:319case CHIP_RS780:320case CHIP_RS880:321default:322num_ps_gprs = 84;323num_vs_gprs = 36;324num_temp_gprs = 4;325num_gs_gprs = 0;326num_es_gprs = 0;327num_ps_threads = 136;328num_vs_threads = 48;329num_gs_threads = 4;330num_es_threads = 4;331num_ps_stack_entries = 40;332num_vs_stack_entries = 40;333num_gs_stack_entries = 32;334num_es_stack_entries = 16;335break;336case CHIP_RV670:337num_ps_gprs = 144;338num_vs_gprs = 40;339num_temp_gprs = 4;340num_gs_gprs = 0;341num_es_gprs = 0;342num_ps_threads = 136;343num_vs_threads = 48;344num_gs_threads = 4;345num_es_threads = 4;346num_ps_stack_entries = 40;347num_vs_stack_entries = 40;348num_gs_stack_entries = 32;349num_es_stack_entries = 16;350break;351case CHIP_RV770:352num_ps_gprs = 192;353num_vs_gprs = 56;354num_temp_gprs = 4;355num_gs_gprs = 0;356num_es_gprs = 0;357num_ps_threads = 188;358num_vs_threads = 60;359num_gs_threads = 0;360num_es_threads = 0;361num_ps_stack_entries = 256;362num_vs_stack_entries = 256;363num_gs_stack_entries = 0;364num_es_stack_entries = 0;365break;366case CHIP_RV730:367case CHIP_RV740:368num_ps_gprs = 84;369num_vs_gprs = 36;370num_temp_gprs = 4;371num_gs_gprs = 0;372num_es_gprs = 0;373num_ps_threads = 188;374num_vs_threads = 60;375num_gs_threads = 0;376num_es_threads = 0;377num_ps_stack_entries = 128;378num_vs_stack_entries = 128;379num_gs_stack_entries = 0;380num_es_stack_entries = 0;381break;382case CHIP_RV710:383num_ps_gprs = 192;384num_vs_gprs = 56;385num_temp_gprs = 4;386num_gs_gprs = 0;387num_es_gprs = 0;388num_ps_threads = 144;389num_vs_threads = 48;390num_gs_threads = 0;391num_es_threads = 0;392num_ps_stack_entries = 128;393num_vs_stack_entries = 128;394num_gs_stack_entries = 0;395num_es_stack_entries = 0;396break;397}398399if ((rdev->family == CHIP_RV610) ||400(rdev->family == CHIP_RV620) ||401(rdev->family == CHIP_RS780) ||402(rdev->family == CHIP_RS880) ||403(rdev->family == CHIP_RV710))404sq_config = 0;405else406sq_config = VC_ENABLE;407408sq_config |= (DX9_CONSTS |409ALU_INST_PREFER_VECTOR |410PS_PRIO(0) |411VS_PRIO(1) |412GS_PRIO(2) |413ES_PRIO(3));414415sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |416NUM_VS_GPRS(num_vs_gprs) |417NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));418sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |419NUM_ES_GPRS(num_es_gprs));420sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |421NUM_VS_THREADS(num_vs_threads) |422NUM_GS_THREADS(num_gs_threads) |423NUM_ES_THREADS(num_es_threads));424sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |425NUM_VS_STACK_ENTRIES(num_vs_stack_entries));426sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |427NUM_ES_STACK_ENTRIES(num_es_stack_entries));428429/* emit an IB pointing at default state */430dwords = ALIGN(rdev->r600_blit.state_len, 0x10);431gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;432radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));433radeon_ring_write(rdev,434#ifdef __BIG_ENDIAN435(2 << 0) |436#endif437(gpu_addr & 0xFFFFFFFC));438radeon_ring_write(rdev, upper_32_bits(gpu_addr) & 0xFF);439radeon_ring_write(rdev, dwords);440441/* SQ config */442radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 6));443radeon_ring_write(rdev, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);444radeon_ring_write(rdev, sq_config);445radeon_ring_write(rdev, sq_gpr_resource_mgmt_1);446radeon_ring_write(rdev, sq_gpr_resource_mgmt_2);447radeon_ring_write(rdev, sq_thread_resource_mgmt);448radeon_ring_write(rdev, sq_stack_resource_mgmt_1);449radeon_ring_write(rdev, sq_stack_resource_mgmt_2);450}451452static inline uint32_t i2f(uint32_t input)453{454u32 result, i, exponent, fraction;455456if ((input & 0x3fff) == 0)457result = 0; /* 0 is a special case */458else {459exponent = 140; /* exponent biased by 127; */460fraction = (input & 0x3fff) << 10; /* cheat and only461handle numbers below 2^^15 */462for (i = 0; i < 14; i++) {463if (fraction & 0x800000)464break;465else {466fraction = fraction << 1; /* keep467shifting left until top bit = 1 */468exponent = exponent - 1;469}470}471result = exponent << 23 | (fraction & 0x7fffff); /* mask472off top bit; assumed 1 */473}474return result;475}476477int r600_blit_init(struct radeon_device *rdev)478{479u32 obj_size;480int i, r, dwords;481void *ptr;482u32 packet2s[16];483int num_packet2s = 0;484485/* pin copy shader into vram if already initialized */486if (rdev->r600_blit.shader_obj)487goto done;488489mutex_init(&rdev->r600_blit.mutex);490rdev->r600_blit.state_offset = 0;491492if (rdev->family >= CHIP_RV770)493rdev->r600_blit.state_len = r7xx_default_size;494else495rdev->r600_blit.state_len = r6xx_default_size;496497dwords = rdev->r600_blit.state_len;498while (dwords & 0xf) {499packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));500dwords++;501}502503obj_size = dwords * 4;504obj_size = ALIGN(obj_size, 256);505506rdev->r600_blit.vs_offset = obj_size;507obj_size += r6xx_vs_size * 4;508obj_size = ALIGN(obj_size, 256);509510rdev->r600_blit.ps_offset = obj_size;511obj_size += r6xx_ps_size * 4;512obj_size = ALIGN(obj_size, 256);513514r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,515&rdev->r600_blit.shader_obj);516if (r) {517DRM_ERROR("r600 failed to allocate shader\n");518return r;519}520521DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",522obj_size,523rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);524525r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);526if (unlikely(r != 0))527return r;528r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);529if (r) {530DRM_ERROR("failed to map blit object %d\n", r);531return r;532}533if (rdev->family >= CHIP_RV770)534memcpy_toio(ptr + rdev->r600_blit.state_offset,535r7xx_default_state, rdev->r600_blit.state_len * 4);536else537memcpy_toio(ptr + rdev->r600_blit.state_offset,538r6xx_default_state, rdev->r600_blit.state_len * 4);539if (num_packet2s)540memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),541packet2s, num_packet2s * 4);542for (i = 0; i < r6xx_vs_size; i++)543*(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(r6xx_vs[i]);544for (i = 0; i < r6xx_ps_size; i++)545*(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(r6xx_ps[i]);546radeon_bo_kunmap(rdev->r600_blit.shader_obj);547radeon_bo_unreserve(rdev->r600_blit.shader_obj);548549done:550r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);551if (unlikely(r != 0))552return r;553r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,554&rdev->r600_blit.shader_gpu_addr);555radeon_bo_unreserve(rdev->r600_blit.shader_obj);556if (r) {557dev_err(rdev->dev, "(%d) pin blit object failed\n", r);558return r;559}560radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);561return 0;562}563564void r600_blit_fini(struct radeon_device *rdev)565{566int r;567568radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);569if (rdev->r600_blit.shader_obj == NULL)570return;571/* If we can't reserve the bo, unref should be enough to destroy572* it when it becomes idle.573*/574r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);575if (!r) {576radeon_bo_unpin(rdev->r600_blit.shader_obj);577radeon_bo_unreserve(rdev->r600_blit.shader_obj);578}579radeon_bo_unref(&rdev->r600_blit.shader_obj);580}581582static int r600_vb_ib_get(struct radeon_device *rdev)583{584int r;585r = radeon_ib_get(rdev, &rdev->r600_blit.vb_ib);586if (r) {587DRM_ERROR("failed to get IB for vertex buffer\n");588return r;589}590591rdev->r600_blit.vb_total = 64*1024;592rdev->r600_blit.vb_used = 0;593return 0;594}595596static void r600_vb_ib_put(struct radeon_device *rdev)597{598radeon_fence_emit(rdev, rdev->r600_blit.vb_ib->fence);599radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);600}601602int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes)603{604int r;605int ring_size, line_size;606int max_size;607/* loops of emits 64 + fence emit possible */608int dwords_per_loop = 76, num_loops;609610r = r600_vb_ib_get(rdev);611if (r)612return r;613614/* set_render_target emits 2 extra dwords on rv6xx */615if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)616dwords_per_loop += 2;617618/* 8 bpp vs 32 bpp for xfer unit */619if (size_bytes & 3)620line_size = 8192;621else622line_size = 8192*4;623624max_size = 8192 * line_size;625626/* major loops cover the max size transfer */627num_loops = ((size_bytes + max_size) / max_size);628/* minor loops cover the extra non aligned bits */629num_loops += ((size_bytes % line_size) ? 1 : 0);630/* calculate number of loops correctly */631ring_size = num_loops * dwords_per_loop;632/* set default + shaders */633ring_size += 40; /* shaders + def state */634ring_size += 10; /* fence emit for VB IB */635ring_size += 5; /* done copy */636ring_size += 10; /* fence emit for done copy */637r = radeon_ring_lock(rdev, ring_size);638if (r)639return r;640641set_default_state(rdev); /* 14 */642set_shaders(rdev); /* 26 */643return 0;644}645646void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence)647{648int r;649650if (rdev->r600_blit.vb_ib)651r600_vb_ib_put(rdev);652653if (fence)654r = radeon_fence_emit(rdev, fence);655656radeon_ring_unlock_commit(rdev);657}658659void r600_kms_blit_copy(struct radeon_device *rdev,660u64 src_gpu_addr, u64 dst_gpu_addr,661int size_bytes)662{663int max_bytes;664u64 vb_gpu_addr;665u32 *vb;666667DRM_DEBUG("emitting copy %16llx %16llx %d %d\n", src_gpu_addr, dst_gpu_addr,668size_bytes, rdev->r600_blit.vb_used);669vb = (u32 *)(rdev->r600_blit.vb_ib->ptr + rdev->r600_blit.vb_used);670if ((size_bytes & 3) || (src_gpu_addr & 3) || (dst_gpu_addr & 3)) {671max_bytes = 8192;672673while (size_bytes) {674int cur_size = size_bytes;675int src_x = src_gpu_addr & 255;676int dst_x = dst_gpu_addr & 255;677int h = 1;678src_gpu_addr = src_gpu_addr & ~255ULL;679dst_gpu_addr = dst_gpu_addr & ~255ULL;680681if (!src_x && !dst_x) {682h = (cur_size / max_bytes);683if (h > 8192)684h = 8192;685if (h == 0)686h = 1;687else688cur_size = max_bytes;689} else {690if (cur_size > max_bytes)691cur_size = max_bytes;692if (cur_size > (max_bytes - dst_x))693cur_size = (max_bytes - dst_x);694if (cur_size > (max_bytes - src_x))695cur_size = (max_bytes - src_x);696}697698if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {699WARN_ON(1);700}701702vb[0] = i2f(dst_x);703vb[1] = 0;704vb[2] = i2f(src_x);705vb[3] = 0;706707vb[4] = i2f(dst_x);708vb[5] = i2f(h);709vb[6] = i2f(src_x);710vb[7] = i2f(h);711712vb[8] = i2f(dst_x + cur_size);713vb[9] = i2f(h);714vb[10] = i2f(src_x + cur_size);715vb[11] = i2f(h);716717/* src 9 */718set_tex_resource(rdev, FMT_8,719src_x + cur_size, h, src_x + cur_size,720src_gpu_addr);721722/* 5 */723cp_set_surface_sync(rdev,724PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);725726/* dst 23 */727set_render_target(rdev, COLOR_8,728dst_x + cur_size, h,729dst_gpu_addr);730731/* scissors 12 */732set_scissors(rdev, dst_x, 0, dst_x + cur_size, h);733734/* 14 */735vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;736set_vtx_resource(rdev, vb_gpu_addr);737738/* draw 10 */739draw_auto(rdev);740741/* 5 */742cp_set_surface_sync(rdev,743PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,744cur_size * h, dst_gpu_addr);745746vb += 12;747rdev->r600_blit.vb_used += 12 * 4;748749src_gpu_addr += cur_size * h;750dst_gpu_addr += cur_size * h;751size_bytes -= cur_size * h;752}753} else {754max_bytes = 8192 * 4;755756while (size_bytes) {757int cur_size = size_bytes;758int src_x = (src_gpu_addr & 255);759int dst_x = (dst_gpu_addr & 255);760int h = 1;761src_gpu_addr = src_gpu_addr & ~255ULL;762dst_gpu_addr = dst_gpu_addr & ~255ULL;763764if (!src_x && !dst_x) {765h = (cur_size / max_bytes);766if (h > 8192)767h = 8192;768if (h == 0)769h = 1;770else771cur_size = max_bytes;772} else {773if (cur_size > max_bytes)774cur_size = max_bytes;775if (cur_size > (max_bytes - dst_x))776cur_size = (max_bytes - dst_x);777if (cur_size > (max_bytes - src_x))778cur_size = (max_bytes - src_x);779}780781if ((rdev->r600_blit.vb_used + 48) > rdev->r600_blit.vb_total) {782WARN_ON(1);783}784785vb[0] = i2f(dst_x / 4);786vb[1] = 0;787vb[2] = i2f(src_x / 4);788vb[3] = 0;789790vb[4] = i2f(dst_x / 4);791vb[5] = i2f(h);792vb[6] = i2f(src_x / 4);793vb[7] = i2f(h);794795vb[8] = i2f((dst_x + cur_size) / 4);796vb[9] = i2f(h);797vb[10] = i2f((src_x + cur_size) / 4);798vb[11] = i2f(h);799800/* src 9 */801set_tex_resource(rdev, FMT_8_8_8_8,802(src_x + cur_size) / 4,803h, (src_x + cur_size) / 4,804src_gpu_addr);805/* 5 */806cp_set_surface_sync(rdev,807PACKET3_TC_ACTION_ENA, (src_x + cur_size * h), src_gpu_addr);808809/* dst 23 */810set_render_target(rdev, COLOR_8_8_8_8,811(dst_x + cur_size) / 4, h,812dst_gpu_addr);813814/* scissors 12 */815set_scissors(rdev, (dst_x / 4), 0, (dst_x + cur_size / 4), h);816817/* Vertex buffer setup 14 */818vb_gpu_addr = rdev->r600_blit.vb_ib->gpu_addr + rdev->r600_blit.vb_used;819set_vtx_resource(rdev, vb_gpu_addr);820821/* draw 10 */822draw_auto(rdev);823824/* 5 */825cp_set_surface_sync(rdev,826PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,827cur_size * h, dst_gpu_addr);828829/* 78 ring dwords per loop */830vb += 12;831rdev->r600_blit.vb_used += 12 * 4;832833src_gpu_addr += cur_size * h;834dst_gpu_addr += cur_size * h;835size_bytes -= cur_size * h;836}837}838}839840841842