Path: blob/master/drivers/infiniband/hw/ehca/hipz_hw.h
15112 views
/*1* IBM eServer eHCA Infiniband device driver for Linux on POWER2*3* eHCA register definitions4*5* Authors: Waleri Fomin <[email protected]>6* Christoph Raisch <[email protected]>7* Reinhard Ernst <[email protected]>8*9* Copyright (c) 2005 IBM Corporation10*11* All rights reserved.12*13* This source code is distributed under a dual license of GPL v2.0 and OpenIB14* BSD.15*16* OpenIB BSD License17*18* Redistribution and use in source and binary forms, with or without19* modification, are permitted provided that the following conditions are met:20*21* Redistributions of source code must retain the above copyright notice, this22* list of conditions and the following disclaimer.23*24* Redistributions in binary form must reproduce the above copyright notice,25* this list of conditions and the following disclaimer in the documentation26* and/or other materials27* provided with the distribution.28*29* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"30* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE31* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE32* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE33* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR34* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF35* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR36* BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER37* IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)38* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE39* POSSIBILITY OF SUCH DAMAGE.40*/4142#ifndef __HIPZ_HW_H__43#define __HIPZ_HW_H__4445#include "ehca_tools.h"4647#define EHCA_MAX_MTU 44849/* QP Table Entry Memory Map */50struct hipz_qptemm {51u64 qpx_hcr;52u64 qpx_c;53u64 qpx_herr;54u64 qpx_aer;55/* 0x20*/56u64 qpx_sqa;57u64 qpx_sqc;58u64 qpx_rqa;59u64 qpx_rqc;60/* 0x40*/61u64 qpx_st;62u64 qpx_pmstate;63u64 qpx_pmfa;64u64 qpx_pkey;65/* 0x60*/66u64 qpx_pkeya;67u64 qpx_pkeyb;68u64 qpx_pkeyc;69u64 qpx_pkeyd;70/* 0x80*/71u64 qpx_qkey;72u64 qpx_dqp;73u64 qpx_dlidp;74u64 qpx_portp;75/* 0xa0*/76u64 qpx_slidp;77u64 qpx_slidpp;78u64 qpx_dlida;79u64 qpx_porta;80/* 0xc0*/81u64 qpx_slida;82u64 qpx_slidpa;83u64 qpx_slvl;84u64 qpx_ipd;85/* 0xe0*/86u64 qpx_mtu;87u64 qpx_lato;88u64 qpx_rlimit;89u64 qpx_rnrlimit;90/* 0x100*/91u64 qpx_t;92u64 qpx_sqhp;93u64 qpx_sqptp;94u64 qpx_nspsn;95/* 0x120*/96u64 qpx_nspsnhwm;97u64 reserved1;98u64 qpx_sdsi;99u64 qpx_sdsbc;100/* 0x140*/101u64 qpx_sqwsize;102u64 qpx_sqwts;103u64 qpx_lsn;104u64 qpx_nssn;105/* 0x160 */106u64 qpx_mor;107u64 qpx_cor;108u64 qpx_sqsize;109u64 qpx_erc;110/* 0x180*/111u64 qpx_rnrrc;112u64 qpx_ernrwt;113u64 qpx_rnrresp;114u64 qpx_lmsna;115/* 0x1a0 */116u64 qpx_sqhpc;117u64 qpx_sqcptp;118u64 qpx_sigt;119u64 qpx_wqecnt;120/* 0x1c0*/121u64 qpx_rqhp;122u64 qpx_rqptp;123u64 qpx_rqsize;124u64 qpx_nrr;125/* 0x1e0*/126u64 qpx_rdmac;127u64 qpx_nrpsn;128u64 qpx_lapsn;129u64 qpx_lcr;130/* 0x200*/131u64 qpx_rwc;132u64 qpx_rwva;133u64 qpx_rdsi;134u64 qpx_rdsbc;135/* 0x220*/136u64 qpx_rqwsize;137u64 qpx_crmsn;138u64 qpx_rdd;139u64 qpx_larpsn;140/* 0x240*/141u64 qpx_pd;142u64 qpx_scqn;143u64 qpx_rcqn;144u64 qpx_aeqn;145/* 0x260*/146u64 qpx_aaelog;147u64 qpx_ram;148u64 qpx_rdmaqe0;149u64 qpx_rdmaqe1;150/* 0x280*/151u64 qpx_rdmaqe2;152u64 qpx_rdmaqe3;153u64 qpx_nrpsnhwm;154/* 0x298*/155u64 reserved[(0x400 - 0x298) / 8];156/* 0x400 extended data */157u64 reserved_ext[(0x500 - 0x400) / 8];158/* 0x500 */159u64 reserved2[(0x1000 - 0x500) / 8];160/* 0x1000 */161};162163#define QPX_SQADDER EHCA_BMASK_IBM(48, 63)164#define QPX_RQADDER EHCA_BMASK_IBM(48, 63)165#define QPX_AAELOG_RESET_SRQ_LIMIT EHCA_BMASK_IBM(3, 3)166167#define QPTEMM_OFFSET(x) offsetof(struct hipz_qptemm, x)168169/* MRMWPT Entry Memory Map */170struct hipz_mrmwmm {171/* 0x00 */172u64 mrx_hcr;173174u64 mrx_c;175u64 mrx_herr;176u64 mrx_aer;177/* 0x20 */178u64 mrx_pp;179u64 reserved1;180u64 reserved2;181u64 reserved3;182/* 0x40 */183u64 reserved4[(0x200 - 0x40) / 8];184/* 0x200 */185u64 mrx_ctl[64];186187};188189#define MRMWMM_OFFSET(x) offsetof(struct hipz_mrmwmm, x)190191struct hipz_qpedmm {192/* 0x00 */193u64 reserved0[(0x400) / 8];194/* 0x400 */195u64 qpedx_phh;196u64 qpedx_ppsgp;197/* 0x410 */198u64 qpedx_ppsgu;199u64 qpedx_ppdgp;200/* 0x420 */201u64 qpedx_ppdgu;202u64 qpedx_aph;203/* 0x430 */204u64 qpedx_apsgp;205u64 qpedx_apsgu;206/* 0x440 */207u64 qpedx_apdgp;208u64 qpedx_apdgu;209/* 0x450 */210u64 qpedx_apav;211u64 qpedx_apsav;212/* 0x460 */213u64 qpedx_hcr;214u64 reserved1[4];215/* 0x488 */216u64 qpedx_rrl0;217/* 0x490 */218u64 qpedx_rrrkey0;219u64 qpedx_rrva0;220/* 0x4a0 */221u64 reserved2;222u64 qpedx_rrl1;223/* 0x4b0 */224u64 qpedx_rrrkey1;225u64 qpedx_rrva1;226/* 0x4c0 */227u64 reserved3;228u64 qpedx_rrl2;229/* 0x4d0 */230u64 qpedx_rrrkey2;231u64 qpedx_rrva2;232/* 0x4e0 */233u64 reserved4;234u64 qpedx_rrl3;235/* 0x4f0 */236u64 qpedx_rrrkey3;237u64 qpedx_rrva3;238};239240#define QPEDMM_OFFSET(x) offsetof(struct hipz_qpedmm, x)241242/* CQ Table Entry Memory Map */243struct hipz_cqtemm {244u64 cqx_hcr;245u64 cqx_c;246u64 cqx_herr;247u64 cqx_aer;248/* 0x20 */249u64 cqx_ptp;250u64 cqx_tp;251u64 cqx_fec;252u64 cqx_feca;253/* 0x40 */254u64 cqx_ep;255u64 cqx_eq;256/* 0x50 */257u64 reserved1;258u64 cqx_n0;259/* 0x60 */260u64 cqx_n1;261u64 reserved2[(0x1000 - 0x60) / 8];262/* 0x1000 */263};264265#define CQX_FEC_CQE_CNT EHCA_BMASK_IBM(32, 63)266#define CQX_FECADDER EHCA_BMASK_IBM(32, 63)267#define CQX_N0_GENERATE_SOLICITED_COMP_EVENT EHCA_BMASK_IBM(0, 0)268#define CQX_N1_GENERATE_COMP_EVENT EHCA_BMASK_IBM(0, 0)269270#define CQTEMM_OFFSET(x) offsetof(struct hipz_cqtemm, x)271272/* EQ Table Entry Memory Map */273struct hipz_eqtemm {274u64 eqx_hcr;275u64 eqx_c;276277u64 eqx_herr;278u64 eqx_aer;279/* 0x20 */280u64 eqx_ptp;281u64 eqx_tp;282u64 eqx_ssba;283u64 eqx_psba;284285/* 0x40 */286u64 eqx_cec;287u64 eqx_meql;288u64 eqx_xisbi;289u64 eqx_xisc;290/* 0x60 */291u64 eqx_it;292293};294295#define EQTEMM_OFFSET(x) offsetof(struct hipz_eqtemm, x)296297/* access control defines for MR/MW */298#define HIPZ_ACCESSCTRL_L_WRITE 0x00800000299#define HIPZ_ACCESSCTRL_R_WRITE 0x00400000300#define HIPZ_ACCESSCTRL_R_READ 0x00200000301#define HIPZ_ACCESSCTRL_R_ATOMIC 0x00100000302#define HIPZ_ACCESSCTRL_MW_BIND 0x00080000303304/* query hca response block */305struct hipz_query_hca {306u32 cur_reliable_dg;307u32 cur_qp;308u32 cur_cq;309u32 cur_eq;310u32 cur_mr;311u32 cur_mw;312u32 cur_ee_context;313u32 cur_mcast_grp;314u32 cur_qp_attached_mcast_grp;315u32 reserved1;316u32 cur_ipv6_qp;317u32 cur_eth_qp;318u32 cur_hp_mr;319u32 reserved2[3];320u32 max_rd_domain;321u32 max_qp;322u32 max_cq;323u32 max_eq;324u32 max_mr;325u32 max_hp_mr;326u32 max_mw;327u32 max_mrwpte;328u32 max_special_mrwpte;329u32 max_rd_ee_context;330u32 max_mcast_grp;331u32 max_total_mcast_qp_attach;332u32 max_mcast_qp_attach;333u32 max_raw_ipv6_qp;334u32 max_raw_ethy_qp;335u32 internal_clock_frequency;336u32 max_pd;337u32 max_ah;338u32 max_cqe;339u32 max_wqes_wq;340u32 max_partitions;341u32 max_rr_ee_context;342u32 max_rr_qp;343u32 max_rr_hca;344u32 max_act_wqs_ee_context;345u32 max_act_wqs_qp;346u32 max_sge;347u32 max_sge_rd;348u32 memory_page_size_supported;349u64 max_mr_size;350u32 local_ca_ack_delay;351u32 num_ports;352u32 vendor_id;353u32 vendor_part_id;354u32 hw_ver;355u64 node_guid;356u64 hca_cap_indicators;357u32 data_counter_register_size;358u32 max_shared_rq;359u32 max_isns_eq;360u32 max_neq;361} __attribute__ ((packed));362363#define HCA_CAP_AH_PORT_NR_CHECK EHCA_BMASK_IBM( 0, 0)364#define HCA_CAP_ATOMIC EHCA_BMASK_IBM( 1, 1)365#define HCA_CAP_AUTO_PATH_MIG EHCA_BMASK_IBM( 2, 2)366#define HCA_CAP_BAD_P_KEY_CTR EHCA_BMASK_IBM( 3, 3)367#define HCA_CAP_SQD_RTS_PORT_CHANGE EHCA_BMASK_IBM( 4, 4)368#define HCA_CAP_CUR_QP_STATE_MOD EHCA_BMASK_IBM( 5, 5)369#define HCA_CAP_INIT_TYPE EHCA_BMASK_IBM( 6, 6)370#define HCA_CAP_PORT_ACTIVE_EVENT EHCA_BMASK_IBM( 7, 7)371#define HCA_CAP_Q_KEY_VIOL_CTR EHCA_BMASK_IBM( 8, 8)372#define HCA_CAP_WQE_RESIZE EHCA_BMASK_IBM( 9, 9)373#define HCA_CAP_RAW_PACKET_MCAST EHCA_BMASK_IBM(10, 10)374#define HCA_CAP_SHUTDOWN_PORT EHCA_BMASK_IBM(11, 11)375#define HCA_CAP_RC_LL_QP EHCA_BMASK_IBM(12, 12)376#define HCA_CAP_SRQ EHCA_BMASK_IBM(13, 13)377#define HCA_CAP_UD_LL_QP EHCA_BMASK_IBM(16, 16)378#define HCA_CAP_RESIZE_MR EHCA_BMASK_IBM(17, 17)379#define HCA_CAP_MINI_QP EHCA_BMASK_IBM(18, 18)380#define HCA_CAP_H_ALLOC_RES_SYNC EHCA_BMASK_IBM(19, 19)381382/* query port response block */383struct hipz_query_port {384u32 state;385u32 bad_pkey_cntr;386u32 lmc;387u32 lid;388u32 subnet_timeout;389u32 qkey_viol_cntr;390u32 sm_sl;391u32 sm_lid;392u32 capability_mask;393u32 init_type_reply;394u32 pkey_tbl_len;395u32 gid_tbl_len;396u64 gid_prefix;397u32 port_nr;398u16 pkey_entries[16];399u8 reserved1[32];400u32 trent_size;401u32 trbuf_size;402u64 max_msg_sz;403u32 max_mtu;404u32 vl_cap;405u32 phys_pstate;406u32 phys_state;407u32 phys_speed;408u32 phys_width;409u8 reserved2[1884];410u64 guid_entries[255];411} __attribute__ ((packed));412413#endif414415416