Path: blob/master/drivers/infiniband/hw/mthca/mthca_cmd.c
15112 views
/*1* Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.2* Copyright (c) 2005 Mellanox Technologies. All rights reserved.3* Copyright (c) 2005, 2006 Cisco Systems. All rights reserved.4*5* This software is available to you under a choice of one of two6* licenses. You may choose to be licensed under the terms of the GNU7* General Public License (GPL) Version 2, available from the file8* COPYING in the main directory of this source tree, or the9* OpenIB.org BSD license below:10*11* Redistribution and use in source and binary forms, with or12* without modification, are permitted provided that the following13* conditions are met:14*15* - Redistributions of source code must retain the above16* copyright notice, this list of conditions and the following17* disclaimer.18*19* - Redistributions in binary form must reproduce the above20* copyright notice, this list of conditions and the following21* disclaimer in the documentation and/or other materials22* provided with the distribution.23*24* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,25* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF26* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND27* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS28* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN29* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN30* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE31* SOFTWARE.32*/3334#include <linux/completion.h>35#include <linux/pci.h>36#include <linux/errno.h>37#include <linux/sched.h>38#include <linux/slab.h>39#include <asm/io.h>40#include <rdma/ib_mad.h>4142#include "mthca_dev.h"43#include "mthca_config_reg.h"44#include "mthca_cmd.h"45#include "mthca_memfree.h"4647#define CMD_POLL_TOKEN 0xffff4849enum {50HCR_IN_PARAM_OFFSET = 0x00,51HCR_IN_MODIFIER_OFFSET = 0x08,52HCR_OUT_PARAM_OFFSET = 0x0c,53HCR_TOKEN_OFFSET = 0x14,54HCR_STATUS_OFFSET = 0x18,5556HCR_OPMOD_SHIFT = 12,57HCA_E_BIT = 22,58HCR_GO_BIT = 2359};6061enum {62/* initialization and general commands */63CMD_SYS_EN = 0x1,64CMD_SYS_DIS = 0x2,65CMD_MAP_FA = 0xfff,66CMD_UNMAP_FA = 0xffe,67CMD_RUN_FW = 0xff6,68CMD_MOD_STAT_CFG = 0x34,69CMD_QUERY_DEV_LIM = 0x3,70CMD_QUERY_FW = 0x4,71CMD_ENABLE_LAM = 0xff8,72CMD_DISABLE_LAM = 0xff7,73CMD_QUERY_DDR = 0x5,74CMD_QUERY_ADAPTER = 0x6,75CMD_INIT_HCA = 0x7,76CMD_CLOSE_HCA = 0x8,77CMD_INIT_IB = 0x9,78CMD_CLOSE_IB = 0xa,79CMD_QUERY_HCA = 0xb,80CMD_SET_IB = 0xc,81CMD_ACCESS_DDR = 0x2e,82CMD_MAP_ICM = 0xffa,83CMD_UNMAP_ICM = 0xff9,84CMD_MAP_ICM_AUX = 0xffc,85CMD_UNMAP_ICM_AUX = 0xffb,86CMD_SET_ICM_SIZE = 0xffd,8788/* TPT commands */89CMD_SW2HW_MPT = 0xd,90CMD_QUERY_MPT = 0xe,91CMD_HW2SW_MPT = 0xf,92CMD_READ_MTT = 0x10,93CMD_WRITE_MTT = 0x11,94CMD_SYNC_TPT = 0x2f,9596/* EQ commands */97CMD_MAP_EQ = 0x12,98CMD_SW2HW_EQ = 0x13,99CMD_HW2SW_EQ = 0x14,100CMD_QUERY_EQ = 0x15,101102/* CQ commands */103CMD_SW2HW_CQ = 0x16,104CMD_HW2SW_CQ = 0x17,105CMD_QUERY_CQ = 0x18,106CMD_RESIZE_CQ = 0x2c,107108/* SRQ commands */109CMD_SW2HW_SRQ = 0x35,110CMD_HW2SW_SRQ = 0x36,111CMD_QUERY_SRQ = 0x37,112CMD_ARM_SRQ = 0x40,113114/* QP/EE commands */115CMD_RST2INIT_QPEE = 0x19,116CMD_INIT2RTR_QPEE = 0x1a,117CMD_RTR2RTS_QPEE = 0x1b,118CMD_RTS2RTS_QPEE = 0x1c,119CMD_SQERR2RTS_QPEE = 0x1d,120CMD_2ERR_QPEE = 0x1e,121CMD_RTS2SQD_QPEE = 0x1f,122CMD_SQD2SQD_QPEE = 0x38,123CMD_SQD2RTS_QPEE = 0x20,124CMD_ERR2RST_QPEE = 0x21,125CMD_QUERY_QPEE = 0x22,126CMD_INIT2INIT_QPEE = 0x2d,127CMD_SUSPEND_QPEE = 0x32,128CMD_UNSUSPEND_QPEE = 0x33,129/* special QPs and management commands */130CMD_CONF_SPECIAL_QP = 0x23,131CMD_MAD_IFC = 0x24,132133/* multicast commands */134CMD_READ_MGM = 0x25,135CMD_WRITE_MGM = 0x26,136CMD_MGID_HASH = 0x27,137138/* miscellaneous commands */139CMD_DIAG_RPRT = 0x30,140CMD_NOP = 0x31,141142/* debug commands */143CMD_QUERY_DEBUG_MSG = 0x2a,144CMD_SET_DEBUG_MSG = 0x2b,145};146147/*148* According to Mellanox code, FW may be starved and never complete149* commands. So we can't use strict timeouts described in PRM -- we150* just arbitrarily select 60 seconds for now.151*/152#if 0153/*154* Round up and add 1 to make sure we get the full wait time (since we155* will be starting in the middle of a jiffy)156*/157enum {158CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,159CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,160CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1,161CMD_TIME_CLASS_D = 60 * HZ162};163#else164enum {165CMD_TIME_CLASS_A = 60 * HZ,166CMD_TIME_CLASS_B = 60 * HZ,167CMD_TIME_CLASS_C = 60 * HZ,168CMD_TIME_CLASS_D = 60 * HZ169};170#endif171172enum {173GO_BIT_TIMEOUT = HZ * 10174};175176struct mthca_cmd_context {177struct completion done;178int result;179int next;180u64 out_param;181u16 token;182u8 status;183};184185static int fw_cmd_doorbell = 0;186module_param(fw_cmd_doorbell, int, 0644);187MODULE_PARM_DESC(fw_cmd_doorbell, "post FW commands through doorbell page if nonzero "188"(and supported by FW)");189190static inline int go_bit(struct mthca_dev *dev)191{192return readl(dev->hcr + HCR_STATUS_OFFSET) &193swab32(1 << HCR_GO_BIT);194}195196static void mthca_cmd_post_dbell(struct mthca_dev *dev,197u64 in_param,198u64 out_param,199u32 in_modifier,200u8 op_modifier,201u16 op,202u16 token)203{204void __iomem *ptr = dev->cmd.dbell_map;205u16 *offs = dev->cmd.dbell_offsets;206207__raw_writel((__force u32) cpu_to_be32(in_param >> 32), ptr + offs[0]);208wmb();209__raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), ptr + offs[1]);210wmb();211__raw_writel((__force u32) cpu_to_be32(in_modifier), ptr + offs[2]);212wmb();213__raw_writel((__force u32) cpu_to_be32(out_param >> 32), ptr + offs[3]);214wmb();215__raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), ptr + offs[4]);216wmb();217__raw_writel((__force u32) cpu_to_be32(token << 16), ptr + offs[5]);218wmb();219__raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |220(1 << HCA_E_BIT) |221(op_modifier << HCR_OPMOD_SHIFT) |222op), ptr + offs[6]);223wmb();224__raw_writel((__force u32) 0, ptr + offs[7]);225wmb();226}227228static int mthca_cmd_post_hcr(struct mthca_dev *dev,229u64 in_param,230u64 out_param,231u32 in_modifier,232u8 op_modifier,233u16 op,234u16 token,235int event)236{237if (event) {238unsigned long end = jiffies + GO_BIT_TIMEOUT;239240while (go_bit(dev) && time_before(jiffies, end)) {241set_current_state(TASK_RUNNING);242schedule();243}244}245246if (go_bit(dev))247return -EAGAIN;248249/*250* We use writel (instead of something like memcpy_toio)251* because writes of less than 32 bits to the HCR don't work252* (and some architectures such as ia64 implement memcpy_toio253* in terms of writeb).254*/255__raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);256__raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);257__raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);258__raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);259__raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);260__raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);261262/* __raw_writel may not order writes. */263wmb();264265__raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |266(event ? (1 << HCA_E_BIT) : 0) |267(op_modifier << HCR_OPMOD_SHIFT) |268op), dev->hcr + 6 * 4);269270return 0;271}272273static int mthca_cmd_post(struct mthca_dev *dev,274u64 in_param,275u64 out_param,276u32 in_modifier,277u8 op_modifier,278u16 op,279u16 token,280int event)281{282int err = 0;283284mutex_lock(&dev->cmd.hcr_mutex);285286if (event && dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS && fw_cmd_doorbell)287mthca_cmd_post_dbell(dev, in_param, out_param, in_modifier,288op_modifier, op, token);289else290err = mthca_cmd_post_hcr(dev, in_param, out_param, in_modifier,291op_modifier, op, token, event);292293/*294* Make sure that our HCR writes don't get mixed in with295* writes from another CPU starting a FW command.296*/297mmiowb();298299mutex_unlock(&dev->cmd.hcr_mutex);300return err;301}302303static int mthca_cmd_poll(struct mthca_dev *dev,304u64 in_param,305u64 *out_param,306int out_is_imm,307u32 in_modifier,308u8 op_modifier,309u16 op,310unsigned long timeout,311u8 *status)312{313int err = 0;314unsigned long end;315316down(&dev->cmd.poll_sem);317318err = mthca_cmd_post(dev, in_param,319out_param ? *out_param : 0,320in_modifier, op_modifier,321op, CMD_POLL_TOKEN, 0);322if (err)323goto out;324325end = timeout + jiffies;326while (go_bit(dev) && time_before(jiffies, end)) {327set_current_state(TASK_RUNNING);328schedule();329}330331if (go_bit(dev)) {332err = -EBUSY;333goto out;334}335336if (out_is_imm)337*out_param =338(u64) be32_to_cpu((__force __be32)339__raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |340(u64) be32_to_cpu((__force __be32)341__raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));342343*status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;344345out:346up(&dev->cmd.poll_sem);347return err;348}349350void mthca_cmd_event(struct mthca_dev *dev,351u16 token,352u8 status,353u64 out_param)354{355struct mthca_cmd_context *context =356&dev->cmd.context[token & dev->cmd.token_mask];357358/* previously timed out command completing at long last */359if (token != context->token)360return;361362context->result = 0;363context->status = status;364context->out_param = out_param;365366complete(&context->done);367}368369static int mthca_cmd_wait(struct mthca_dev *dev,370u64 in_param,371u64 *out_param,372int out_is_imm,373u32 in_modifier,374u8 op_modifier,375u16 op,376unsigned long timeout,377u8 *status)378{379int err = 0;380struct mthca_cmd_context *context;381382down(&dev->cmd.event_sem);383384spin_lock(&dev->cmd.context_lock);385BUG_ON(dev->cmd.free_head < 0);386context = &dev->cmd.context[dev->cmd.free_head];387context->token += dev->cmd.token_mask + 1;388dev->cmd.free_head = context->next;389spin_unlock(&dev->cmd.context_lock);390391init_completion(&context->done);392393err = mthca_cmd_post(dev, in_param,394out_param ? *out_param : 0,395in_modifier, op_modifier,396op, context->token, 1);397if (err)398goto out;399400if (!wait_for_completion_timeout(&context->done, timeout)) {401err = -EBUSY;402goto out;403}404405err = context->result;406if (err)407goto out;408409*status = context->status;410if (*status)411mthca_dbg(dev, "Command %02x completed with status %02x\n",412op, *status);413414if (out_is_imm)415*out_param = context->out_param;416417out:418spin_lock(&dev->cmd.context_lock);419context->next = dev->cmd.free_head;420dev->cmd.free_head = context - dev->cmd.context;421spin_unlock(&dev->cmd.context_lock);422423up(&dev->cmd.event_sem);424return err;425}426427/* Invoke a command with an output mailbox */428static int mthca_cmd_box(struct mthca_dev *dev,429u64 in_param,430u64 out_param,431u32 in_modifier,432u8 op_modifier,433u16 op,434unsigned long timeout,435u8 *status)436{437if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)438return mthca_cmd_wait(dev, in_param, &out_param, 0,439in_modifier, op_modifier, op,440timeout, status);441else442return mthca_cmd_poll(dev, in_param, &out_param, 0,443in_modifier, op_modifier, op,444timeout, status);445}446447/* Invoke a command with no output parameter */448static int mthca_cmd(struct mthca_dev *dev,449u64 in_param,450u32 in_modifier,451u8 op_modifier,452u16 op,453unsigned long timeout,454u8 *status)455{456return mthca_cmd_box(dev, in_param, 0, in_modifier,457op_modifier, op, timeout, status);458}459460/*461* Invoke a command with an immediate output parameter (and copy the462* output into the caller's out_param pointer after the command463* executes).464*/465static int mthca_cmd_imm(struct mthca_dev *dev,466u64 in_param,467u64 *out_param,468u32 in_modifier,469u8 op_modifier,470u16 op,471unsigned long timeout,472u8 *status)473{474if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)475return mthca_cmd_wait(dev, in_param, out_param, 1,476in_modifier, op_modifier, op,477timeout, status);478else479return mthca_cmd_poll(dev, in_param, out_param, 1,480in_modifier, op_modifier, op,481timeout, status);482}483484int mthca_cmd_init(struct mthca_dev *dev)485{486mutex_init(&dev->cmd.hcr_mutex);487sema_init(&dev->cmd.poll_sem, 1);488dev->cmd.flags = 0;489490dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,491MTHCA_HCR_SIZE);492if (!dev->hcr) {493mthca_err(dev, "Couldn't map command register.");494return -ENOMEM;495}496497dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,498MTHCA_MAILBOX_SIZE,499MTHCA_MAILBOX_SIZE, 0);500if (!dev->cmd.pool) {501iounmap(dev->hcr);502return -ENOMEM;503}504505return 0;506}507508void mthca_cmd_cleanup(struct mthca_dev *dev)509{510pci_pool_destroy(dev->cmd.pool);511iounmap(dev->hcr);512if (dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS)513iounmap(dev->cmd.dbell_map);514}515516/*517* Switch to using events to issue FW commands (should be called after518* event queue to command events has been initialized).519*/520int mthca_cmd_use_events(struct mthca_dev *dev)521{522int i;523524dev->cmd.context = kmalloc(dev->cmd.max_cmds *525sizeof (struct mthca_cmd_context),526GFP_KERNEL);527if (!dev->cmd.context)528return -ENOMEM;529530for (i = 0; i < dev->cmd.max_cmds; ++i) {531dev->cmd.context[i].token = i;532dev->cmd.context[i].next = i + 1;533}534535dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;536dev->cmd.free_head = 0;537538sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);539spin_lock_init(&dev->cmd.context_lock);540541for (dev->cmd.token_mask = 1;542dev->cmd.token_mask < dev->cmd.max_cmds;543dev->cmd.token_mask <<= 1)544; /* nothing */545--dev->cmd.token_mask;546547dev->cmd.flags |= MTHCA_CMD_USE_EVENTS;548549down(&dev->cmd.poll_sem);550551return 0;552}553554/*555* Switch back to polling (used when shutting down the device)556*/557void mthca_cmd_use_polling(struct mthca_dev *dev)558{559int i;560561dev->cmd.flags &= ~MTHCA_CMD_USE_EVENTS;562563for (i = 0; i < dev->cmd.max_cmds; ++i)564down(&dev->cmd.event_sem);565566kfree(dev->cmd.context);567568up(&dev->cmd.poll_sem);569}570571struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,572gfp_t gfp_mask)573{574struct mthca_mailbox *mailbox;575576mailbox = kmalloc(sizeof *mailbox, gfp_mask);577if (!mailbox)578return ERR_PTR(-ENOMEM);579580mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);581if (!mailbox->buf) {582kfree(mailbox);583return ERR_PTR(-ENOMEM);584}585586return mailbox;587}588589void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)590{591if (!mailbox)592return;593594pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);595kfree(mailbox);596}597598int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)599{600u64 out;601int ret;602603ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, CMD_TIME_CLASS_D, status);604605if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)606mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "607"sladdr=%d, SPD source=%s\n",608(int) (out >> 6) & 0xf, (int) (out >> 4) & 3,609(int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");610611return ret;612}613614int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)615{616return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);617}618619static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,620u64 virt, u8 *status)621{622struct mthca_mailbox *mailbox;623struct mthca_icm_iter iter;624__be64 *pages;625int lg;626int nent = 0;627int i;628int err = 0;629int ts = 0, tc = 0;630631mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);632if (IS_ERR(mailbox))633return PTR_ERR(mailbox);634memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);635pages = mailbox->buf;636637for (mthca_icm_first(icm, &iter);638!mthca_icm_last(&iter);639mthca_icm_next(&iter)) {640/*641* We have to pass pages that are aligned to their642* size, so find the least significant 1 in the643* address or size and use that as our log2 size.644*/645lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;646if (lg < MTHCA_ICM_PAGE_SHIFT) {647mthca_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",648MTHCA_ICM_PAGE_SIZE,649(unsigned long long) mthca_icm_addr(&iter),650mthca_icm_size(&iter));651err = -EINVAL;652goto out;653}654for (i = 0; i < mthca_icm_size(&iter) >> lg; ++i) {655if (virt != -1) {656pages[nent * 2] = cpu_to_be64(virt);657virt += 1 << lg;658}659660pages[nent * 2 + 1] =661cpu_to_be64((mthca_icm_addr(&iter) + (i << lg)) |662(lg - MTHCA_ICM_PAGE_SHIFT));663ts += 1 << (lg - 10);664++tc;665666if (++nent == MTHCA_MAILBOX_SIZE / 16) {667err = mthca_cmd(dev, mailbox->dma, nent, 0, op,668CMD_TIME_CLASS_B, status);669if (err || *status)670goto out;671nent = 0;672}673}674}675676if (nent)677err = mthca_cmd(dev, mailbox->dma, nent, 0, op,678CMD_TIME_CLASS_B, status);679680switch (op) {681case CMD_MAP_FA:682mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);683break;684case CMD_MAP_ICM_AUX:685mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);686break;687case CMD_MAP_ICM:688mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",689tc, ts, (unsigned long long) virt - (ts << 10));690break;691}692693out:694mthca_free_mailbox(dev, mailbox);695return err;696}697698int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)699{700return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);701}702703int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)704{705return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);706}707708int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)709{710return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);711}712713static void mthca_setup_cmd_doorbells(struct mthca_dev *dev, u64 base)714{715phys_addr_t addr;716u16 max_off = 0;717int i;718719for (i = 0; i < 8; ++i)720max_off = max(max_off, dev->cmd.dbell_offsets[i]);721722if ((base & PAGE_MASK) != ((base + max_off) & PAGE_MASK)) {723mthca_warn(dev, "Firmware doorbell region at 0x%016llx, "724"length 0x%x crosses a page boundary\n",725(unsigned long long) base, max_off);726return;727}728729addr = pci_resource_start(dev->pdev, 2) +730((pci_resource_len(dev->pdev, 2) - 1) & base);731dev->cmd.dbell_map = ioremap(addr, max_off + sizeof(u32));732if (!dev->cmd.dbell_map)733return;734735dev->cmd.flags |= MTHCA_CMD_POST_DOORBELLS;736mthca_dbg(dev, "Mapped doorbell page for posting FW commands\n");737}738739int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)740{741struct mthca_mailbox *mailbox;742u32 *outbox;743u64 base;744u32 tmp;745int err = 0;746u8 lg;747int i;748749#define QUERY_FW_OUT_SIZE 0x100750#define QUERY_FW_VER_OFFSET 0x00751#define QUERY_FW_MAX_CMD_OFFSET 0x0f752#define QUERY_FW_ERR_START_OFFSET 0x30753#define QUERY_FW_ERR_SIZE_OFFSET 0x38754755#define QUERY_FW_CMD_DB_EN_OFFSET 0x10756#define QUERY_FW_CMD_DB_OFFSET 0x50757#define QUERY_FW_CMD_DB_BASE 0x60758759#define QUERY_FW_START_OFFSET 0x20760#define QUERY_FW_END_OFFSET 0x28761762#define QUERY_FW_SIZE_OFFSET 0x00763#define QUERY_FW_CLR_INT_BASE_OFFSET 0x20764#define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40765#define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48766767mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);768if (IS_ERR(mailbox))769return PTR_ERR(mailbox);770outbox = mailbox->buf;771772err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,773CMD_TIME_CLASS_A, status);774775if (err)776goto out;777778MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);779/*780* FW subminor version is at more significant bits than minor781* version, so swap here.782*/783dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |784((dev->fw_ver & 0xffff0000ull) >> 16) |785((dev->fw_ver & 0x0000ffffull) << 16);786787MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);788dev->cmd.max_cmds = 1 << lg;789790mthca_dbg(dev, "FW version %012llx, max commands %d\n",791(unsigned long long) dev->fw_ver, dev->cmd.max_cmds);792793MTHCA_GET(dev->catas_err.addr, outbox, QUERY_FW_ERR_START_OFFSET);794MTHCA_GET(dev->catas_err.size, outbox, QUERY_FW_ERR_SIZE_OFFSET);795796mthca_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x\n",797(unsigned long long) dev->catas_err.addr, dev->catas_err.size);798799MTHCA_GET(tmp, outbox, QUERY_FW_CMD_DB_EN_OFFSET);800if (tmp & 0x1) {801mthca_dbg(dev, "FW supports commands through doorbells\n");802803MTHCA_GET(base, outbox, QUERY_FW_CMD_DB_BASE);804for (i = 0; i < MTHCA_CMD_NUM_DBELL_DWORDS; ++i)805MTHCA_GET(dev->cmd.dbell_offsets[i], outbox,806QUERY_FW_CMD_DB_OFFSET + (i << 1));807808mthca_setup_cmd_doorbells(dev, base);809}810811if (mthca_is_memfree(dev)) {812MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);813MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);814MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);815MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);816mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);817818/*819* Round up number of system pages needed in case820* MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.821*/822dev->fw.arbel.fw_pages =823ALIGN(dev->fw.arbel.fw_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>824(PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);825826mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",827(unsigned long long) dev->fw.arbel.clr_int_base,828(unsigned long long) dev->fw.arbel.eq_arm_base,829(unsigned long long) dev->fw.arbel.eq_set_ci_base);830} else {831MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);832MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);833834mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",835(int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),836(unsigned long long) dev->fw.tavor.fw_start,837(unsigned long long) dev->fw.tavor.fw_end);838}839840out:841mthca_free_mailbox(dev, mailbox);842return err;843}844845int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)846{847struct mthca_mailbox *mailbox;848u8 info;849u32 *outbox;850int err = 0;851852#define ENABLE_LAM_OUT_SIZE 0x100853#define ENABLE_LAM_START_OFFSET 0x00854#define ENABLE_LAM_END_OFFSET 0x08855#define ENABLE_LAM_INFO_OFFSET 0x13856857#define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)858#define ENABLE_LAM_INFO_ECC_MASK 0x3859860mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);861if (IS_ERR(mailbox))862return PTR_ERR(mailbox);863outbox = mailbox->buf;864865err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,866CMD_TIME_CLASS_C, status);867868if (err)869goto out;870871if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)872goto out;873874MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);875MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);876MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);877878if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=879!!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {880mthca_info(dev, "FW reports that HCA-attached memory "881"is %s hidden; does not match PCI config\n",882(info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?883"" : "not");884}885if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)886mthca_dbg(dev, "HCA-attached memory is hidden.\n");887888mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",889(int) ((dev->ddr_end - dev->ddr_start) >> 10),890(unsigned long long) dev->ddr_start,891(unsigned long long) dev->ddr_end);892893out:894mthca_free_mailbox(dev, mailbox);895return err;896}897898int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)899{900return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);901}902903int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)904{905struct mthca_mailbox *mailbox;906u8 info;907u32 *outbox;908int err = 0;909910#define QUERY_DDR_OUT_SIZE 0x100911#define QUERY_DDR_START_OFFSET 0x00912#define QUERY_DDR_END_OFFSET 0x08913#define QUERY_DDR_INFO_OFFSET 0x13914915#define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)916#define QUERY_DDR_INFO_ECC_MASK 0x3917918mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);919if (IS_ERR(mailbox))920return PTR_ERR(mailbox);921outbox = mailbox->buf;922923err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,924CMD_TIME_CLASS_A, status);925926if (err)927goto out;928929MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);930MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);931MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);932933if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=934!!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {935mthca_info(dev, "FW reports that HCA-attached memory "936"is %s hidden; does not match PCI config\n",937(info & QUERY_DDR_INFO_HIDDEN_FLAG) ?938"" : "not");939}940if (info & QUERY_DDR_INFO_HIDDEN_FLAG)941mthca_dbg(dev, "HCA-attached memory is hidden.\n");942943mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",944(int) ((dev->ddr_end - dev->ddr_start) >> 10),945(unsigned long long) dev->ddr_start,946(unsigned long long) dev->ddr_end);947948out:949mthca_free_mailbox(dev, mailbox);950return err;951}952953int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,954struct mthca_dev_lim *dev_lim, u8 *status)955{956struct mthca_mailbox *mailbox;957u32 *outbox;958u8 field;959u16 size;960u16 stat_rate;961int err;962963#define QUERY_DEV_LIM_OUT_SIZE 0x100964#define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10965#define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11966#define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12967#define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13968#define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14969#define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15970#define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16971#define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17972#define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19973#define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a974#define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b975#define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d976#define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e977#define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f978#define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20979#define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21980#define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22981#define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23982#define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27983#define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29984#define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b985#define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f986#define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33987#define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35988#define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36989#define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37990#define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b991#define QUERY_DEV_LIM_RATE_SUPPORT_OFFSET 0x3c992#define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f993#define QUERY_DEV_LIM_FLAGS_OFFSET 0x44994#define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48995#define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49996#define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b997#define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51998#define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52999#define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x551000#define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x561001#define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x611002#define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x621003#define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x631004#define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x641005#define QUERY_DEV_LIM_MAX_PD_OFFSET 0x651006#define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x661007#define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x671008#define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x801009#define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x821010#define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x841011#define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x861012#define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x881013#define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a1014#define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c1015#define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e1016#define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x901017#define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x921018#define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x961019#define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x971020#define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x981021#define QUERY_DEV_LIM_LAMR_OFFSET 0x9f1022#define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa010231024mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1025if (IS_ERR(mailbox))1026return PTR_ERR(mailbox);1027outbox = mailbox->buf;10281029err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,1030CMD_TIME_CLASS_A, status);10311032if (err)1033goto out;10341035MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);1036dev_lim->reserved_qps = 1 << (field & 0xf);1037MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);1038dev_lim->max_qps = 1 << (field & 0x1f);1039MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);1040dev_lim->reserved_srqs = 1 << (field >> 4);1041MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);1042dev_lim->max_srqs = 1 << (field & 0x1f);1043MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);1044dev_lim->reserved_eecs = 1 << (field & 0xf);1045MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);1046dev_lim->max_eecs = 1 << (field & 0x1f);1047MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);1048dev_lim->max_cq_sz = 1 << field;1049MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);1050dev_lim->reserved_cqs = 1 << (field & 0xf);1051MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);1052dev_lim->max_cqs = 1 << (field & 0x1f);1053MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);1054dev_lim->max_mpts = 1 << (field & 0x3f);1055MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);1056dev_lim->reserved_eqs = 1 << (field & 0xf);1057MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);1058dev_lim->max_eqs = 1 << (field & 0x7);1059MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);1060if (mthca_is_memfree(dev))1061dev_lim->reserved_mtts = ALIGN((1 << (field >> 4)) * sizeof(u64),1062dev->limits.mtt_seg_size) / dev->limits.mtt_seg_size;1063else1064dev_lim->reserved_mtts = 1 << (field >> 4);1065MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);1066dev_lim->max_mrw_sz = 1 << field;1067MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);1068dev_lim->reserved_mrws = 1 << (field & 0xf);1069MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);1070dev_lim->max_mtt_seg = 1 << (field & 0x3f);1071MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);1072dev_lim->max_requester_per_qp = 1 << (field & 0x3f);1073MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);1074dev_lim->max_responder_per_qp = 1 << (field & 0x3f);1075MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);1076dev_lim->max_rdma_global = 1 << (field & 0x3f);1077MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);1078dev_lim->local_ca_ack_delay = field & 0x1f;1079MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);1080dev_lim->max_mtu = field >> 4;1081dev_lim->max_port_width = field & 0xf;1082MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);1083dev_lim->max_vl = field >> 4;1084dev_lim->num_ports = field & 0xf;1085MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);1086dev_lim->max_gids = 1 << (field & 0xf);1087MTHCA_GET(stat_rate, outbox, QUERY_DEV_LIM_RATE_SUPPORT_OFFSET);1088dev_lim->stat_rate_support = stat_rate;1089MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);1090dev_lim->max_pkeys = 1 << (field & 0xf);1091MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);1092MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);1093dev_lim->reserved_uars = field >> 4;1094MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);1095dev_lim->uar_size = 1 << ((field & 0x3f) + 20);1096MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);1097dev_lim->min_page_sz = 1 << field;1098MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);1099dev_lim->max_sg = field;11001101MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);1102dev_lim->max_desc_sz = size;11031104MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);1105dev_lim->max_qp_per_mcg = 1 << field;1106MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);1107dev_lim->reserved_mgms = field & 0xf;1108MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);1109dev_lim->max_mcgs = 1 << field;1110MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);1111dev_lim->reserved_pds = field >> 4;1112MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);1113dev_lim->max_pds = 1 << (field & 0x3f);1114MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);1115dev_lim->reserved_rdds = field >> 4;1116MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);1117dev_lim->max_rdds = 1 << (field & 0x3f);11181119MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);1120dev_lim->eec_entry_sz = size;1121MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);1122dev_lim->qpc_entry_sz = size;1123MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);1124dev_lim->eeec_entry_sz = size;1125MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);1126dev_lim->eqpc_entry_sz = size;1127MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);1128dev_lim->eqc_entry_sz = size;1129MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);1130dev_lim->cqc_entry_sz = size;1131MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);1132dev_lim->srq_entry_sz = size;1133MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);1134dev_lim->uar_scratch_entry_sz = size;11351136if (mthca_is_memfree(dev)) {1137MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);1138dev_lim->max_srq_sz = 1 << field;1139MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);1140dev_lim->max_qp_sz = 1 << field;1141MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);1142dev_lim->hca.arbel.resize_srq = field & 1;1143MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);1144dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);1145MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET);1146dev_lim->max_desc_sz = min_t(int, size, dev_lim->max_desc_sz);1147MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);1148dev_lim->mpt_entry_sz = size;1149MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);1150dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);1151MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,1152QUERY_DEV_LIM_BMME_FLAGS_OFFSET);1153MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,1154QUERY_DEV_LIM_RSVD_LKEY_OFFSET);1155MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);1156dev_lim->hca.arbel.lam_required = field & 1;1157MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,1158QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);11591160if (dev_lim->hca.arbel.bmme_flags & 1)1161mthca_dbg(dev, "Base MM extensions: yes "1162"(flags %d, max PBL %d, rsvd L_Key %08x)\n",1163dev_lim->hca.arbel.bmme_flags,1164dev_lim->hca.arbel.max_pbl_sz,1165dev_lim->hca.arbel.reserved_lkey);1166else1167mthca_dbg(dev, "Base MM extensions: no\n");11681169mthca_dbg(dev, "Max ICM size %lld MB\n",1170(unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);1171} else {1172MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);1173dev_lim->max_srq_sz = (1 << field) - 1;1174MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);1175dev_lim->max_qp_sz = (1 << field) - 1;1176MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);1177dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);1178dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;1179}11801181mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",1182dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);1183mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",1184dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);1185mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",1186dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);1187mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",1188dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);1189mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",1190dev_lim->reserved_mrws, dev_lim->reserved_mtts);1191mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",1192dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);1193mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",1194dev_lim->max_pds, dev_lim->reserved_mgms);1195mthca_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",1196dev_lim->max_cq_sz, dev_lim->max_qp_sz, dev_lim->max_srq_sz);11971198mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);11991200out:1201mthca_free_mailbox(dev, mailbox);1202return err;1203}12041205static void get_board_id(void *vsd, char *board_id)1206{1207int i;12081209#define VSD_OFFSET_SIG1 0x001210#define VSD_OFFSET_SIG2 0xde1211#define VSD_OFFSET_MLX_BOARD_ID 0xd01212#define VSD_OFFSET_TS_BOARD_ID 0x2012131214#define VSD_SIGNATURE_TOPSPIN 0x5ad12151216memset(board_id, 0, MTHCA_BOARD_ID_LEN);12171218if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&1219be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {1220strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);1221} else {1222/*1223* The board ID is a string but the firmware byte1224* swaps each 4-byte word before passing it back to1225* us. Therefore we need to swab it before printing.1226*/1227for (i = 0; i < 4; ++i)1228((u32 *) board_id)[i] =1229swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));1230}1231}12321233int mthca_QUERY_ADAPTER(struct mthca_dev *dev,1234struct mthca_adapter *adapter, u8 *status)1235{1236struct mthca_mailbox *mailbox;1237u32 *outbox;1238int err;12391240#define QUERY_ADAPTER_OUT_SIZE 0x1001241#define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x001242#define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x041243#define QUERY_ADAPTER_REVISION_ID_OFFSET 0x081244#define QUERY_ADAPTER_INTA_PIN_OFFSET 0x101245#define QUERY_ADAPTER_VSD_OFFSET 0x2012461247mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1248if (IS_ERR(mailbox))1249return PTR_ERR(mailbox);1250outbox = mailbox->buf;12511252err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,1253CMD_TIME_CLASS_A, status);12541255if (err)1256goto out;12571258if (!mthca_is_memfree(dev)) {1259MTHCA_GET(adapter->vendor_id, outbox,1260QUERY_ADAPTER_VENDOR_ID_OFFSET);1261MTHCA_GET(adapter->device_id, outbox,1262QUERY_ADAPTER_DEVICE_ID_OFFSET);1263MTHCA_GET(adapter->revision_id, outbox,1264QUERY_ADAPTER_REVISION_ID_OFFSET);1265}1266MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);12671268get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,1269adapter->board_id);12701271out:1272mthca_free_mailbox(dev, mailbox);1273return err;1274}12751276int mthca_INIT_HCA(struct mthca_dev *dev,1277struct mthca_init_hca_param *param,1278u8 *status)1279{1280struct mthca_mailbox *mailbox;1281__be32 *inbox;1282int err;12831284#define INIT_HCA_IN_SIZE 0x2001285#define INIT_HCA_FLAGS1_OFFSET 0x00c1286#define INIT_HCA_FLAGS2_OFFSET 0x0141287#define INIT_HCA_QPC_OFFSET 0x0201288#define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)1289#define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)1290#define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)1291#define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)1292#define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)1293#define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)1294#define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)1295#define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)1296#define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)1297#define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)1298#define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)1299#define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)1300#define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)1301#define INIT_HCA_UDAV_OFFSET 0x0b01302#define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)1303#define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)1304#define INIT_HCA_MCAST_OFFSET 0x0c01305#define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)1306#define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)1307#define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)1308#define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)1309#define INIT_HCA_TPT_OFFSET 0x0f01310#define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)1311#define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)1312#define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)1313#define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)1314#define INIT_HCA_UAR_OFFSET 0x1201315#define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)1316#define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)1317#define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)1318#define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)1319#define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)1320#define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)13211322mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1323if (IS_ERR(mailbox))1324return PTR_ERR(mailbox);1325inbox = mailbox->buf;13261327memset(inbox, 0, INIT_HCA_IN_SIZE);13281329if (dev->mthca_flags & MTHCA_FLAG_SINAI_OPT)1330MTHCA_PUT(inbox, 0x1, INIT_HCA_FLAGS1_OFFSET);13311332#if defined(__LITTLE_ENDIAN)1333*(inbox + INIT_HCA_FLAGS2_OFFSET / 4) &= ~cpu_to_be32(1 << 1);1334#elif defined(__BIG_ENDIAN)1335*(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1 << 1);1336#else1337#error Host endianness not defined1338#endif1339/* Check port for UD address vector: */1340*(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1);13411342/* Enable IPoIB checksumming if we can: */1343if (dev->device_cap_flags & IB_DEVICE_UD_IP_CSUM)1344*(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(7 << 3);13451346/* We leave wqe_quota, responder_exu, etc as 0 (default) */13471348/* QPC/EEC/CQC/EQC/RDB attributes */13491350MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);1351MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);1352MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);1353MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);1354MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);1355MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);1356MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);1357MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);1358MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);1359MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);1360MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);1361MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);1362MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);13631364/* UD AV attributes */13651366/* multicast attributes */13671368MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);1369MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);1370MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);1371MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);13721373/* TPT attributes */13741375MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);1376if (!mthca_is_memfree(dev))1377MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);1378MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);1379MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);13801381/* UAR attributes */1382{1383u8 uar_page_sz = PAGE_SHIFT - 12;1384MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);1385}13861387MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);13881389if (mthca_is_memfree(dev)) {1390MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);1391MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);1392MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);1393}13941395err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, CMD_TIME_CLASS_D, status);13961397mthca_free_mailbox(dev, mailbox);1398return err;1399}14001401int mthca_INIT_IB(struct mthca_dev *dev,1402struct mthca_init_ib_param *param,1403int port, u8 *status)1404{1405struct mthca_mailbox *mailbox;1406u32 *inbox;1407int err;1408u32 flags;14091410#define INIT_IB_IN_SIZE 561411#define INIT_IB_FLAGS_OFFSET 0x001412#define INIT_IB_FLAG_SIG (1 << 18)1413#define INIT_IB_FLAG_NG (1 << 17)1414#define INIT_IB_FLAG_G0 (1 << 16)1415#define INIT_IB_VL_SHIFT 41416#define INIT_IB_PORT_WIDTH_SHIFT 81417#define INIT_IB_MTU_SHIFT 121418#define INIT_IB_MAX_GID_OFFSET 0x061419#define INIT_IB_MAX_PKEY_OFFSET 0x0a1420#define INIT_IB_GUID0_OFFSET 0x101421#define INIT_IB_NODE_GUID_OFFSET 0x181422#define INIT_IB_SI_GUID_OFFSET 0x2014231424mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1425if (IS_ERR(mailbox))1426return PTR_ERR(mailbox);1427inbox = mailbox->buf;14281429memset(inbox, 0, INIT_IB_IN_SIZE);14301431flags = 0;1432flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;1433flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;1434flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;1435flags |= param->vl_cap << INIT_IB_VL_SHIFT;1436flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;1437flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;1438MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);14391440MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);1441MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);1442MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);1443MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);1444MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);14451446err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,1447CMD_TIME_CLASS_A, status);14481449mthca_free_mailbox(dev, mailbox);1450return err;1451}14521453int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)1454{1455return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, CMD_TIME_CLASS_A, status);1456}14571458int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)1459{1460return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, CMD_TIME_CLASS_C, status);1461}14621463int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,1464int port, u8 *status)1465{1466struct mthca_mailbox *mailbox;1467u32 *inbox;1468int err;1469u32 flags = 0;14701471#define SET_IB_IN_SIZE 0x401472#define SET_IB_FLAGS_OFFSET 0x001473#define SET_IB_FLAG_SIG (1 << 18)1474#define SET_IB_FLAG_RQK (1 << 0)1475#define SET_IB_CAP_MASK_OFFSET 0x041476#define SET_IB_SI_GUID_OFFSET 0x0814771478mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1479if (IS_ERR(mailbox))1480return PTR_ERR(mailbox);1481inbox = mailbox->buf;14821483memset(inbox, 0, SET_IB_IN_SIZE);14841485flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;1486flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;1487MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);14881489MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);1490MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);14911492err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,1493CMD_TIME_CLASS_B, status);14941495mthca_free_mailbox(dev, mailbox);1496return err;1497}14981499int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)1500{1501return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);1502}15031504int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)1505{1506struct mthca_mailbox *mailbox;1507__be64 *inbox;1508int err;15091510mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1511if (IS_ERR(mailbox))1512return PTR_ERR(mailbox);1513inbox = mailbox->buf;15141515inbox[0] = cpu_to_be64(virt);1516inbox[1] = cpu_to_be64(dma_addr);15171518err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,1519CMD_TIME_CLASS_B, status);15201521mthca_free_mailbox(dev, mailbox);15221523if (!err)1524mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",1525(unsigned long long) dma_addr, (unsigned long long) virt);15261527return err;1528}15291530int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)1531{1532mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",1533page_count, (unsigned long long) virt);15341535return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);1536}15371538int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)1539{1540return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);1541}15421543int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)1544{1545return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);1546}15471548int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,1549u8 *status)1550{1551int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,1552CMD_TIME_CLASS_A, status);15531554if (ret || status)1555return ret;15561557/*1558* Round up number of system pages needed in case1559* MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.1560*/1561*aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>1562(PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);15631564return 0;1565}15661567int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1568int mpt_index, u8 *status)1569{1570return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,1571CMD_TIME_CLASS_B, status);1572}15731574int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1575int mpt_index, u8 *status)1576{1577return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,1578!mailbox, CMD_HW2SW_MPT,1579CMD_TIME_CLASS_B, status);1580}15811582int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1583int num_mtt, u8 *status)1584{1585return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,1586CMD_TIME_CLASS_B, status);1587}15881589int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)1590{1591return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);1592}15931594int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,1595int eq_num, u8 *status)1596{1597mthca_dbg(dev, "%s mask %016llx for eqn %d\n",1598unmap ? "Clearing" : "Setting",1599(unsigned long long) event_mask, eq_num);1600return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,16010, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);1602}16031604int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1605int eq_num, u8 *status)1606{1607return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,1608CMD_TIME_CLASS_A, status);1609}16101611int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1612int eq_num, u8 *status)1613{1614return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,1615CMD_HW2SW_EQ,1616CMD_TIME_CLASS_A, status);1617}16181619int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1620int cq_num, u8 *status)1621{1622return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,1623CMD_TIME_CLASS_A, status);1624}16251626int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1627int cq_num, u8 *status)1628{1629return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,1630CMD_HW2SW_CQ,1631CMD_TIME_CLASS_A, status);1632}16331634int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size,1635u8 *status)1636{1637struct mthca_mailbox *mailbox;1638__be32 *inbox;1639int err;16401641#define RESIZE_CQ_IN_SIZE 0x401642#define RESIZE_CQ_LOG_SIZE_OFFSET 0x0c1643#define RESIZE_CQ_LKEY_OFFSET 0x1c16441645mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1646if (IS_ERR(mailbox))1647return PTR_ERR(mailbox);1648inbox = mailbox->buf;16491650memset(inbox, 0, RESIZE_CQ_IN_SIZE);1651/*1652* Leave start address fields zeroed out -- mthca assumes that1653* MRs for CQs always start at virtual address 0.1654*/1655MTHCA_PUT(inbox, log_size, RESIZE_CQ_LOG_SIZE_OFFSET);1656MTHCA_PUT(inbox, lkey, RESIZE_CQ_LKEY_OFFSET);16571658err = mthca_cmd(dev, mailbox->dma, cq_num, 1, CMD_RESIZE_CQ,1659CMD_TIME_CLASS_B, status);16601661mthca_free_mailbox(dev, mailbox);1662return err;1663}16641665int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1666int srq_num, u8 *status)1667{1668return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,1669CMD_TIME_CLASS_A, status);1670}16711672int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1673int srq_num, u8 *status)1674{1675return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,1676CMD_HW2SW_SRQ,1677CMD_TIME_CLASS_A, status);1678}16791680int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,1681struct mthca_mailbox *mailbox, u8 *status)1682{1683return mthca_cmd_box(dev, 0, mailbox->dma, num, 0,1684CMD_QUERY_SRQ, CMD_TIME_CLASS_A, status);1685}16861687int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status)1688{1689return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,1690CMD_TIME_CLASS_B, status);1691}16921693int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,1694enum ib_qp_state next, u32 num, int is_ee,1695struct mthca_mailbox *mailbox, u32 optmask,1696u8 *status)1697{1698static const u16 op[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {1699[IB_QPS_RESET] = {1700[IB_QPS_RESET] = CMD_ERR2RST_QPEE,1701[IB_QPS_ERR] = CMD_2ERR_QPEE,1702[IB_QPS_INIT] = CMD_RST2INIT_QPEE,1703},1704[IB_QPS_INIT] = {1705[IB_QPS_RESET] = CMD_ERR2RST_QPEE,1706[IB_QPS_ERR] = CMD_2ERR_QPEE,1707[IB_QPS_INIT] = CMD_INIT2INIT_QPEE,1708[IB_QPS_RTR] = CMD_INIT2RTR_QPEE,1709},1710[IB_QPS_RTR] = {1711[IB_QPS_RESET] = CMD_ERR2RST_QPEE,1712[IB_QPS_ERR] = CMD_2ERR_QPEE,1713[IB_QPS_RTS] = CMD_RTR2RTS_QPEE,1714},1715[IB_QPS_RTS] = {1716[IB_QPS_RESET] = CMD_ERR2RST_QPEE,1717[IB_QPS_ERR] = CMD_2ERR_QPEE,1718[IB_QPS_RTS] = CMD_RTS2RTS_QPEE,1719[IB_QPS_SQD] = CMD_RTS2SQD_QPEE,1720},1721[IB_QPS_SQD] = {1722[IB_QPS_RESET] = CMD_ERR2RST_QPEE,1723[IB_QPS_ERR] = CMD_2ERR_QPEE,1724[IB_QPS_RTS] = CMD_SQD2RTS_QPEE,1725[IB_QPS_SQD] = CMD_SQD2SQD_QPEE,1726},1727[IB_QPS_SQE] = {1728[IB_QPS_RESET] = CMD_ERR2RST_QPEE,1729[IB_QPS_ERR] = CMD_2ERR_QPEE,1730[IB_QPS_RTS] = CMD_SQERR2RTS_QPEE,1731},1732[IB_QPS_ERR] = {1733[IB_QPS_RESET] = CMD_ERR2RST_QPEE,1734[IB_QPS_ERR] = CMD_2ERR_QPEE,1735}1736};17371738u8 op_mod = 0;1739int my_mailbox = 0;1740int err;17411742if (op[cur][next] == CMD_ERR2RST_QPEE) {1743op_mod = 3; /* don't write outbox, any->reset */17441745/* For debugging */1746if (!mailbox) {1747mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1748if (!IS_ERR(mailbox)) {1749my_mailbox = 1;1750op_mod = 2; /* write outbox, any->reset */1751} else1752mailbox = NULL;1753}17541755err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,1756(!!is_ee << 24) | num, op_mod,1757op[cur][next], CMD_TIME_CLASS_C, status);17581759if (0 && mailbox) {1760int i;1761mthca_dbg(dev, "Dumping QP context:\n");1762printk(" %08x\n", be32_to_cpup(mailbox->buf));1763for (i = 0; i < 0x100 / 4; ++i) {1764if (i % 8 == 0)1765printk("[%02x] ", i * 4);1766printk(" %08x",1767be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));1768if ((i + 1) % 8 == 0)1769printk("\n");1770}1771}17721773if (my_mailbox)1774mthca_free_mailbox(dev, mailbox);1775} else {1776if (0) {1777int i;1778mthca_dbg(dev, "Dumping QP context:\n");1779printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));1780for (i = 0; i < 0x100 / 4; ++i) {1781if (i % 8 == 0)1782printk(" [%02x] ", i * 4);1783printk(" %08x",1784be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));1785if ((i + 1) % 8 == 0)1786printk("\n");1787}1788}17891790err = mthca_cmd(dev, mailbox->dma, optmask | (!!is_ee << 24) | num,1791op_mod, op[cur][next], CMD_TIME_CLASS_C, status);1792}17931794return err;1795}17961797int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,1798struct mthca_mailbox *mailbox, u8 *status)1799{1800return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,1801CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);1802}18031804int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,1805u8 *status)1806{1807u8 op_mod;18081809switch (type) {1810case IB_QPT_SMI:1811op_mod = 0;1812break;1813case IB_QPT_GSI:1814op_mod = 1;1815break;1816case IB_QPT_RAW_IPV6:1817op_mod = 2;1818break;1819case IB_QPT_RAW_ETHERTYPE:1820op_mod = 3;1821break;1822default:1823return -EINVAL;1824}18251826return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,1827CMD_TIME_CLASS_B, status);1828}18291830int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,1831int port, struct ib_wc *in_wc, struct ib_grh *in_grh,1832void *in_mad, void *response_mad, u8 *status)1833{1834struct mthca_mailbox *inmailbox, *outmailbox;1835void *inbox;1836int err;1837u32 in_modifier = port;1838u8 op_modifier = 0;18391840#define MAD_IFC_BOX_SIZE 0x4001841#define MAD_IFC_MY_QPN_OFFSET 0x1001842#define MAD_IFC_RQPN_OFFSET 0x1081843#define MAD_IFC_SL_OFFSET 0x10c1844#define MAD_IFC_G_PATH_OFFSET 0x10d1845#define MAD_IFC_RLID_OFFSET 0x10e1846#define MAD_IFC_PKEY_OFFSET 0x1121847#define MAD_IFC_GRH_OFFSET 0x14018481849inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1850if (IS_ERR(inmailbox))1851return PTR_ERR(inmailbox);1852inbox = inmailbox->buf;18531854outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);1855if (IS_ERR(outmailbox)) {1856mthca_free_mailbox(dev, inmailbox);1857return PTR_ERR(outmailbox);1858}18591860memcpy(inbox, in_mad, 256);18611862/*1863* Key check traps can't be generated unless we have in_wc to1864* tell us where to send the trap.1865*/1866if (ignore_mkey || !in_wc)1867op_modifier |= 0x1;1868if (ignore_bkey || !in_wc)1869op_modifier |= 0x2;18701871if (in_wc) {1872u8 val;18731874memset(inbox + 256, 0, 256);18751876MTHCA_PUT(inbox, in_wc->qp->qp_num, MAD_IFC_MY_QPN_OFFSET);1877MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);18781879val = in_wc->sl << 4;1880MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);18811882val = in_wc->dlid_path_bits |1883(in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);1884MTHCA_PUT(inbox, val, MAD_IFC_G_PATH_OFFSET);18851886MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);1887MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);18881889if (in_grh)1890memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);18911892op_modifier |= 0x4;18931894in_modifier |= in_wc->slid << 16;1895}18961897err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,1898in_modifier, op_modifier,1899CMD_MAD_IFC, CMD_TIME_CLASS_C, status);19001901if (!err && !*status)1902memcpy(response_mad, outmailbox->buf, 256);19031904mthca_free_mailbox(dev, inmailbox);1905mthca_free_mailbox(dev, outmailbox);1906return err;1907}19081909int mthca_READ_MGM(struct mthca_dev *dev, int index,1910struct mthca_mailbox *mailbox, u8 *status)1911{1912return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,1913CMD_READ_MGM, CMD_TIME_CLASS_A, status);1914}19151916int mthca_WRITE_MGM(struct mthca_dev *dev, int index,1917struct mthca_mailbox *mailbox, u8 *status)1918{1919return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,1920CMD_TIME_CLASS_A, status);1921}19221923int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,1924u16 *hash, u8 *status)1925{1926u64 imm;1927int err;19281929err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,1930CMD_TIME_CLASS_A, status);19311932*hash = imm;1933return err;1934}19351936int mthca_NOP(struct mthca_dev *dev, u8 *status)1937{1938return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);1939}194019411942