Path: blob/master/drivers/infiniband/hw/mthca/mthca_cmd.h
15112 views
/*1* Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.2* Copyright (c) 2005 Mellanox Technologies. All rights reserved.3* Copyright (c) 2006 Cisco Systems. All rights reserved.4*5* This software is available to you under a choice of one of two6* licenses. You may choose to be licensed under the terms of the GNU7* General Public License (GPL) Version 2, available from the file8* COPYING in the main directory of this source tree, or the9* OpenIB.org BSD license below:10*11* Redistribution and use in source and binary forms, with or12* without modification, are permitted provided that the following13* conditions are met:14*15* - Redistributions of source code must retain the above16* copyright notice, this list of conditions and the following17* disclaimer.18*19* - Redistributions in binary form must reproduce the above20* copyright notice, this list of conditions and the following21* disclaimer in the documentation and/or other materials22* provided with the distribution.23*24* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,25* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF26* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND27* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS28* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN29* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN30* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE31* SOFTWARE.32*/3334#ifndef MTHCA_CMD_H35#define MTHCA_CMD_H3637#include <rdma/ib_verbs.h>3839#define MTHCA_MAILBOX_SIZE 40964041enum {42/* command completed successfully: */43MTHCA_CMD_STAT_OK = 0x00,44/* Internal error (such as a bus error) occurred while processing command: */45MTHCA_CMD_STAT_INTERNAL_ERR = 0x01,46/* Operation/command not supported or opcode modifier not supported: */47MTHCA_CMD_STAT_BAD_OP = 0x02,48/* Parameter not supported or parameter out of range: */49MTHCA_CMD_STAT_BAD_PARAM = 0x03,50/* System not enabled or bad system state: */51MTHCA_CMD_STAT_BAD_SYS_STATE = 0x04,52/* Attempt to access reserved or unallocaterd resource: */53MTHCA_CMD_STAT_BAD_RESOURCE = 0x05,54/* Requested resource is currently executing a command, or is otherwise busy: */55MTHCA_CMD_STAT_RESOURCE_BUSY = 0x06,56/* memory error: */57MTHCA_CMD_STAT_DDR_MEM_ERR = 0x07,58/* Required capability exceeds device limits: */59MTHCA_CMD_STAT_EXCEED_LIM = 0x08,60/* Resource is not in the appropriate state or ownership: */61MTHCA_CMD_STAT_BAD_RES_STATE = 0x09,62/* Index out of range: */63MTHCA_CMD_STAT_BAD_INDEX = 0x0a,64/* FW image corrupted: */65MTHCA_CMD_STAT_BAD_NVMEM = 0x0b,66/* Attempt to modify a QP/EE which is not in the presumed state: */67MTHCA_CMD_STAT_BAD_QPEE_STATE = 0x10,68/* Bad segment parameters (Address/Size): */69MTHCA_CMD_STAT_BAD_SEG_PARAM = 0x20,70/* Memory Region has Memory Windows bound to: */71MTHCA_CMD_STAT_REG_BOUND = 0x21,72/* HCA local attached memory not present: */73MTHCA_CMD_STAT_LAM_NOT_PRE = 0x22,74/* Bad management packet (silently discarded): */75MTHCA_CMD_STAT_BAD_PKT = 0x30,76/* More outstanding CQEs in CQ than new CQ size: */77MTHCA_CMD_STAT_BAD_SIZE = 0x4078};7980enum {81MTHCA_TRANS_INVALID = 0,82MTHCA_TRANS_RST2INIT,83MTHCA_TRANS_INIT2INIT,84MTHCA_TRANS_INIT2RTR,85MTHCA_TRANS_RTR2RTS,86MTHCA_TRANS_RTS2RTS,87MTHCA_TRANS_SQERR2RTS,88MTHCA_TRANS_ANY2ERR,89MTHCA_TRANS_RTS2SQD,90MTHCA_TRANS_SQD2SQD,91MTHCA_TRANS_SQD2RTS,92MTHCA_TRANS_ANY2RST,93};9495enum {96DEV_LIM_FLAG_RC = 1 << 0,97DEV_LIM_FLAG_UC = 1 << 1,98DEV_LIM_FLAG_UD = 1 << 2,99DEV_LIM_FLAG_RD = 1 << 3,100DEV_LIM_FLAG_RAW_IPV6 = 1 << 4,101DEV_LIM_FLAG_RAW_ETHER = 1 << 5,102DEV_LIM_FLAG_SRQ = 1 << 6,103DEV_LIM_FLAG_IPOIB_CSUM = 1 << 7,104DEV_LIM_FLAG_BAD_PKEY_CNTR = 1 << 8,105DEV_LIM_FLAG_BAD_QKEY_CNTR = 1 << 9,106DEV_LIM_FLAG_MW = 1 << 16,107DEV_LIM_FLAG_AUTO_PATH_MIG = 1 << 17,108DEV_LIM_FLAG_ATOMIC = 1 << 18,109DEV_LIM_FLAG_RAW_MULTI = 1 << 19,110DEV_LIM_FLAG_UD_AV_PORT_ENFORCE = 1 << 20,111DEV_LIM_FLAG_UD_MULTI = 1 << 21,112};113114struct mthca_mailbox {115dma_addr_t dma;116void *buf;117};118119struct mthca_dev_lim {120int max_srq_sz;121int max_qp_sz;122int reserved_qps;123int max_qps;124int reserved_srqs;125int max_srqs;126int reserved_eecs;127int max_eecs;128int max_cq_sz;129int reserved_cqs;130int max_cqs;131int max_mpts;132int reserved_eqs;133int max_eqs;134int reserved_mtts;135int max_mrw_sz;136int reserved_mrws;137int max_mtt_seg;138int max_requester_per_qp;139int max_responder_per_qp;140int max_rdma_global;141int local_ca_ack_delay;142int max_mtu;143int max_port_width;144int max_vl;145int num_ports;146int max_gids;147u16 stat_rate_support;148int max_pkeys;149u32 flags;150int reserved_uars;151int uar_size;152int min_page_sz;153int max_sg;154int max_desc_sz;155int max_qp_per_mcg;156int reserved_mgms;157int max_mcgs;158int reserved_pds;159int max_pds;160int reserved_rdds;161int max_rdds;162int eec_entry_sz;163int qpc_entry_sz;164int eeec_entry_sz;165int eqpc_entry_sz;166int eqc_entry_sz;167int cqc_entry_sz;168int srq_entry_sz;169int uar_scratch_entry_sz;170int mpt_entry_sz;171union {172struct {173int max_avs;174} tavor;175struct {176int resize_srq;177int max_pbl_sz;178u8 bmme_flags;179u32 reserved_lkey;180int lam_required;181u64 max_icm_sz;182} arbel;183} hca;184};185186struct mthca_adapter {187u32 vendor_id;188u32 device_id;189u32 revision_id;190char board_id[MTHCA_BOARD_ID_LEN];191u8 inta_pin;192};193194struct mthca_init_hca_param {195u64 qpc_base;196u64 eec_base;197u64 srqc_base;198u64 cqc_base;199u64 eqpc_base;200u64 eeec_base;201u64 eqc_base;202u64 rdb_base;203u64 mc_base;204u64 mpt_base;205u64 mtt_base;206u64 uar_scratch_base;207u64 uarc_base;208u16 log_mc_entry_sz;209u16 mc_hash_sz;210u8 log_num_qps;211u8 log_num_eecs;212u8 log_num_srqs;213u8 log_num_cqs;214u8 log_num_eqs;215u8 log_mc_table_sz;216u8 mtt_seg_sz;217u8 log_mpt_sz;218u8 log_uar_sz;219u8 log_uarc_sz;220};221222struct mthca_init_ib_param {223int port_width;224int vl_cap;225int mtu_cap;226u16 gid_cap;227u16 pkey_cap;228int set_guid0;229u64 guid0;230int set_node_guid;231u64 node_guid;232int set_si_guid;233u64 si_guid;234};235236struct mthca_set_ib_param {237int set_si_guid;238int reset_qkey_viol;239u64 si_guid;240u32 cap_mask;241};242243int mthca_cmd_init(struct mthca_dev *dev);244void mthca_cmd_cleanup(struct mthca_dev *dev);245int mthca_cmd_use_events(struct mthca_dev *dev);246void mthca_cmd_use_polling(struct mthca_dev *dev);247void mthca_cmd_event(struct mthca_dev *dev, u16 token,248u8 status, u64 out_param);249250struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,251gfp_t gfp_mask);252void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox);253254int mthca_SYS_EN(struct mthca_dev *dev, u8 *status);255int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status);256int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status);257int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status);258int mthca_RUN_FW(struct mthca_dev *dev, u8 *status);259int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status);260int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status);261int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status);262int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status);263int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,264struct mthca_dev_lim *dev_lim, u8 *status);265int mthca_QUERY_ADAPTER(struct mthca_dev *dev,266struct mthca_adapter *adapter, u8 *status);267int mthca_INIT_HCA(struct mthca_dev *dev,268struct mthca_init_hca_param *param,269u8 *status);270int mthca_INIT_IB(struct mthca_dev *dev,271struct mthca_init_ib_param *param,272int port, u8 *status);273int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status);274int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status);275int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,276int port, u8 *status);277int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status);278int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status);279int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status);280int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status);281int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status);282int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,283u8 *status);284int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,285int mpt_index, u8 *status);286int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,287int mpt_index, u8 *status);288int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,289int num_mtt, u8 *status);290int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status);291int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,292int eq_num, u8 *status);293int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,294int eq_num, u8 *status);295int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,296int eq_num, u8 *status);297int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,298int cq_num, u8 *status);299int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,300int cq_num, u8 *status);301int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size,302u8 *status);303int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,304int srq_num, u8 *status);305int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,306int srq_num, u8 *status);307int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,308struct mthca_mailbox *mailbox, u8 *status);309int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status);310int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,311enum ib_qp_state next, u32 num, int is_ee,312struct mthca_mailbox *mailbox, u32 optmask,313u8 *status);314int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,315struct mthca_mailbox *mailbox, u8 *status);316int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,317u8 *status);318int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,319int port, struct ib_wc *in_wc, struct ib_grh *in_grh,320void *in_mad, void *response_mad, u8 *status);321int mthca_READ_MGM(struct mthca_dev *dev, int index,322struct mthca_mailbox *mailbox, u8 *status);323int mthca_WRITE_MGM(struct mthca_dev *dev, int index,324struct mthca_mailbox *mailbox, u8 *status);325int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,326u16 *hash, u8 *status);327int mthca_NOP(struct mthca_dev *dev, u8 *status);328329#endif /* MTHCA_CMD_H */330331332