Book a Demo!
CoCalc Logo Icon
StoreFeaturesDocsShareSupportNewsAboutPoliciesSign UpSign In
awilliam
GitHub Repository: awilliam/linux-vfio
Path: blob/master/drivers/infiniband/hw/nes/nes.h
15112 views
1
/*
2
* Copyright (c) 2006 - 2009 Intel Corporation. All rights reserved.
3
* Copyright (c) 2005 Open Grid Computing, Inc. All rights reserved.
4
*
5
* This software is available to you under a choice of one of two
6
* licenses. You may choose to be licensed under the terms of the GNU
7
* General Public License (GPL) Version 2, available from the file
8
* COPYING in the main directory of this source tree, or the
9
* OpenIB.org BSD license below:
10
*
11
* Redistribution and use in source and binary forms, with or
12
* without modification, are permitted provided that the following
13
* conditions are met:
14
*
15
* - Redistributions of source code must retain the above
16
* copyright notice, this list of conditions and the following
17
* disclaimer.
18
*
19
* - Redistributions in binary form must reproduce the above
20
* copyright notice, this list of conditions and the following
21
* disclaimer in the documentation and/or other materials
22
* provided with the distribution.
23
*
24
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25
* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26
* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27
* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28
* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29
* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31
* SOFTWARE.
32
*/
33
34
#ifndef __NES_H
35
#define __NES_H
36
37
#include <linux/netdevice.h>
38
#include <linux/inetdevice.h>
39
#include <linux/spinlock.h>
40
#include <linux/kernel.h>
41
#include <linux/delay.h>
42
#include <linux/pci.h>
43
#include <linux/dma-mapping.h>
44
#include <linux/workqueue.h>
45
#include <linux/slab.h>
46
#include <asm/io.h>
47
#include <linux/crc32c.h>
48
49
#include <rdma/ib_smi.h>
50
#include <rdma/ib_verbs.h>
51
#include <rdma/ib_pack.h>
52
#include <rdma/rdma_cm.h>
53
#include <rdma/iw_cm.h>
54
55
#define NES_SEND_FIRST_WRITE
56
57
#define QUEUE_DISCONNECTS
58
59
#define DRV_NAME "iw_nes"
60
#define DRV_VERSION "1.5.0.0"
61
#define PFX DRV_NAME ": "
62
63
/*
64
* NetEffect PCI vendor id and NE010 PCI device id.
65
*/
66
#ifndef PCI_VENDOR_ID_NETEFFECT /* not in pci.ids yet */
67
#define PCI_VENDOR_ID_NETEFFECT 0x1678
68
#define PCI_DEVICE_ID_NETEFFECT_NE020 0x0100
69
#define PCI_DEVICE_ID_NETEFFECT_NE020_KR 0x0110
70
#endif
71
72
#define NE020_REV 4
73
#define NE020_REV1 5
74
75
#define BAR_0 0
76
#define BAR_1 2
77
78
#define RX_BUF_SIZE (1536 + 8)
79
#define NES_REG0_SIZE (4 * 1024)
80
#define NES_TX_TIMEOUT (6*HZ)
81
#define NES_FIRST_QPN 64
82
#define NES_SW_CONTEXT_ALIGN 1024
83
84
#define NES_NIC_MAX_NICS 16
85
#define NES_MAX_ARP_TABLE_SIZE 4096
86
87
#define NES_NIC_CEQ_SIZE 8
88
/* NICs will be on a separate CQ */
89
#define NES_CCEQ_SIZE ((nesadapter->max_cq / nesadapter->port_count) - 32)
90
91
#define NES_MAX_PORT_COUNT 4
92
93
#define MAX_DPC_ITERATIONS 128
94
95
#define NES_DRV_OPT_ENABLE_MPA_VER_0 0x00000001
96
#define NES_DRV_OPT_DISABLE_MPA_CRC 0x00000002
97
#define NES_DRV_OPT_DISABLE_FIRST_WRITE 0x00000004
98
#define NES_DRV_OPT_DISABLE_INTF 0x00000008
99
#define NES_DRV_OPT_ENABLE_MSI 0x00000010
100
#define NES_DRV_OPT_DUAL_LOGICAL_PORT 0x00000020
101
#define NES_DRV_OPT_SUPRESS_OPTION_BC 0x00000040
102
#define NES_DRV_OPT_NO_INLINE_DATA 0x00000080
103
#define NES_DRV_OPT_DISABLE_INT_MOD 0x00000100
104
#define NES_DRV_OPT_DISABLE_VIRT_WQ 0x00000200
105
106
#define NES_AEQ_EVENT_TIMEOUT 2500
107
#define NES_DISCONNECT_EVENT_TIMEOUT 2000
108
109
/* debug levels */
110
/* must match userspace */
111
#define NES_DBG_HW 0x00000001
112
#define NES_DBG_INIT 0x00000002
113
#define NES_DBG_ISR 0x00000004
114
#define NES_DBG_PHY 0x00000008
115
#define NES_DBG_NETDEV 0x00000010
116
#define NES_DBG_CM 0x00000020
117
#define NES_DBG_CM1 0x00000040
118
#define NES_DBG_NIC_RX 0x00000080
119
#define NES_DBG_NIC_TX 0x00000100
120
#define NES_DBG_CQP 0x00000200
121
#define NES_DBG_MMAP 0x00000400
122
#define NES_DBG_MR 0x00000800
123
#define NES_DBG_PD 0x00001000
124
#define NES_DBG_CQ 0x00002000
125
#define NES_DBG_QP 0x00004000
126
#define NES_DBG_MOD_QP 0x00008000
127
#define NES_DBG_AEQ 0x00010000
128
#define NES_DBG_IW_RX 0x00020000
129
#define NES_DBG_IW_TX 0x00040000
130
#define NES_DBG_SHUTDOWN 0x00080000
131
#define NES_DBG_RSVD1 0x10000000
132
#define NES_DBG_RSVD2 0x20000000
133
#define NES_DBG_RSVD3 0x40000000
134
#define NES_DBG_RSVD4 0x80000000
135
#define NES_DBG_ALL 0xffffffff
136
137
#ifdef CONFIG_INFINIBAND_NES_DEBUG
138
#define nes_debug(level, fmt, args...) \
139
do { \
140
if (level & nes_debug_level) \
141
printk(KERN_ERR PFX "%s[%u]: " fmt, __func__, __LINE__, ##args); \
142
} while (0)
143
144
#define assert(expr) \
145
do { \
146
if (!(expr)) { \
147
printk(KERN_ERR PFX "Assertion failed! %s, %s, %s, line %d\n", \
148
#expr, __FILE__, __func__, __LINE__); \
149
} \
150
} while (0)
151
152
#define NES_EVENT_TIMEOUT 1200000
153
#else
154
#define nes_debug(level, fmt, args...)
155
#define assert(expr) do {} while (0)
156
157
#define NES_EVENT_TIMEOUT 100000
158
#endif
159
160
#include "nes_hw.h"
161
#include "nes_verbs.h"
162
#include "nes_context.h"
163
#include "nes_user.h"
164
#include "nes_cm.h"
165
166
extern int max_mtu;
167
#define max_frame_len (max_mtu+ETH_HLEN)
168
extern int interrupt_mod_interval;
169
extern int nes_if_count;
170
extern int mpa_version;
171
extern int disable_mpa_crc;
172
extern unsigned int send_first;
173
extern unsigned int nes_drv_opt;
174
extern unsigned int nes_debug_level;
175
extern unsigned int wqm_quanta;
176
extern struct list_head nes_adapter_list;
177
178
extern atomic_t cm_connects;
179
extern atomic_t cm_accepts;
180
extern atomic_t cm_disconnects;
181
extern atomic_t cm_closes;
182
extern atomic_t cm_connecteds;
183
extern atomic_t cm_connect_reqs;
184
extern atomic_t cm_rejects;
185
extern atomic_t mod_qp_timouts;
186
extern atomic_t qps_created;
187
extern atomic_t qps_destroyed;
188
extern atomic_t sw_qps_destroyed;
189
extern u32 mh_detected;
190
extern u32 mh_pauses_sent;
191
extern u32 cm_packets_sent;
192
extern u32 cm_packets_bounced;
193
extern u32 cm_packets_created;
194
extern u32 cm_packets_received;
195
extern u32 cm_packets_dropped;
196
extern u32 cm_packets_retrans;
197
extern atomic_t cm_listens_created;
198
extern atomic_t cm_listens_destroyed;
199
extern u32 cm_backlog_drops;
200
extern atomic_t cm_loopbacks;
201
extern atomic_t cm_nodes_created;
202
extern atomic_t cm_nodes_destroyed;
203
extern atomic_t cm_accel_dropped_pkts;
204
extern atomic_t cm_resets_recvd;
205
206
extern u32 int_mod_timer_init;
207
extern u32 int_mod_cq_depth_256;
208
extern u32 int_mod_cq_depth_128;
209
extern u32 int_mod_cq_depth_32;
210
extern u32 int_mod_cq_depth_24;
211
extern u32 int_mod_cq_depth_16;
212
extern u32 int_mod_cq_depth_4;
213
extern u32 int_mod_cq_depth_1;
214
215
struct nes_device {
216
struct nes_adapter *nesadapter;
217
void __iomem *regs;
218
void __iomem *index_reg;
219
struct pci_dev *pcidev;
220
struct net_device *netdev[NES_NIC_MAX_NICS];
221
u64 link_status_interrupts;
222
struct tasklet_struct dpc_tasklet;
223
spinlock_t indexed_regs_lock;
224
unsigned long csr_start;
225
unsigned long doorbell_region;
226
unsigned long doorbell_start;
227
unsigned long mac_tx_errors;
228
unsigned long mac_pause_frames_sent;
229
unsigned long mac_pause_frames_received;
230
unsigned long mac_rx_errors;
231
unsigned long mac_rx_crc_errors;
232
unsigned long mac_rx_symbol_err_frames;
233
unsigned long mac_rx_jabber_frames;
234
unsigned long mac_rx_oversized_frames;
235
unsigned long mac_rx_short_frames;
236
unsigned long port_rx_discards;
237
unsigned long port_tx_discards;
238
unsigned int mac_index;
239
unsigned int nes_stack_start;
240
241
/* Control Structures */
242
void *cqp_vbase;
243
dma_addr_t cqp_pbase;
244
u32 cqp_mem_size;
245
u8 ceq_index;
246
u8 nic_ceq_index;
247
struct nes_hw_cqp cqp;
248
struct nes_hw_cq ccq;
249
struct list_head cqp_avail_reqs;
250
struct list_head cqp_pending_reqs;
251
struct nes_cqp_request *nes_cqp_requests;
252
253
u32 int_req;
254
u32 int_stat;
255
u32 timer_int_req;
256
u32 timer_only_int_count;
257
u32 intf_int_req;
258
u32 last_mac_tx_pauses;
259
u32 last_used_chunks_tx;
260
struct list_head list;
261
262
u16 base_doorbell_index;
263
u16 currcq_count;
264
u16 deepcq_count;
265
u8 iw_status;
266
u8 msi_enabled;
267
u8 netdev_count;
268
u8 napi_isr_ran;
269
u8 disable_rx_flow_control;
270
u8 disable_tx_flow_control;
271
272
struct delayed_work work;
273
u8 link_recheck;
274
};
275
276
277
static inline __le32 get_crc_value(struct nes_v4_quad *nes_quad)
278
{
279
u32 crc_value;
280
crc_value = crc32c(~0, (void *)nes_quad, sizeof (struct nes_v4_quad));
281
282
/*
283
* With commit ef19454b ("[LIB] crc32c: Keep intermediate crc
284
* state in cpu order"), behavior of crc32c changes on
285
* big-endian platforms. Our algorithm expects the previous
286
* behavior; otherwise we have RDMA connection establishment
287
* issue on big-endian.
288
*/
289
return cpu_to_le32(crc_value);
290
}
291
292
static inline void
293
set_wqe_64bit_value(__le32 *wqe_words, u32 index, u64 value)
294
{
295
wqe_words[index] = cpu_to_le32((u32) value);
296
wqe_words[index + 1] = cpu_to_le32(upper_32_bits(value));
297
}
298
299
static inline void
300
set_wqe_32bit_value(__le32 *wqe_words, u32 index, u32 value)
301
{
302
wqe_words[index] = cpu_to_le32(value);
303
}
304
305
static inline void
306
nes_fill_init_cqp_wqe(struct nes_hw_cqp_wqe *cqp_wqe, struct nes_device *nesdev)
307
{
308
set_wqe_64bit_value(cqp_wqe->wqe_words, NES_CQP_WQE_COMP_CTX_LOW_IDX,
309
(u64)((unsigned long) &nesdev->cqp));
310
cqp_wqe->wqe_words[NES_CQP_WQE_COMP_SCRATCH_LOW_IDX] = 0;
311
cqp_wqe->wqe_words[NES_CQP_WQE_COMP_SCRATCH_HIGH_IDX] = 0;
312
cqp_wqe->wqe_words[NES_CQP_STAG_WQE_PBL_BLK_COUNT_IDX] = 0;
313
cqp_wqe->wqe_words[NES_CQP_STAG_WQE_PBL_LEN_IDX] = 0;
314
cqp_wqe->wqe_words[NES_CQP_STAG_WQE_LEN_LOW_IDX] = 0;
315
cqp_wqe->wqe_words[NES_CQP_STAG_WQE_PA_LOW_IDX] = 0;
316
cqp_wqe->wqe_words[NES_CQP_STAG_WQE_PA_HIGH_IDX] = 0;
317
}
318
319
static inline void
320
nes_fill_init_qp_wqe(struct nes_hw_qp_wqe *wqe, struct nes_qp *nesqp, u32 head)
321
{
322
u32 value;
323
value = ((u32)((unsigned long) nesqp)) | head;
324
set_wqe_32bit_value(wqe->wqe_words, NES_IWARP_SQ_WQE_COMP_CTX_HIGH_IDX,
325
(u32)(upper_32_bits((unsigned long)(nesqp))));
326
set_wqe_32bit_value(wqe->wqe_words, NES_IWARP_SQ_WQE_COMP_CTX_LOW_IDX, value);
327
}
328
329
/* Read from memory-mapped device */
330
static inline u32 nes_read_indexed(struct nes_device *nesdev, u32 reg_index)
331
{
332
unsigned long flags;
333
void __iomem *addr = nesdev->index_reg;
334
u32 value;
335
336
spin_lock_irqsave(&nesdev->indexed_regs_lock, flags);
337
338
writel(reg_index, addr);
339
value = readl((void __iomem *)addr + 4);
340
341
spin_unlock_irqrestore(&nesdev->indexed_regs_lock, flags);
342
return value;
343
}
344
345
static inline u32 nes_read32(const void __iomem *addr)
346
{
347
return readl(addr);
348
}
349
350
static inline u16 nes_read16(const void __iomem *addr)
351
{
352
return readw(addr);
353
}
354
355
static inline u8 nes_read8(const void __iomem *addr)
356
{
357
return readb(addr);
358
}
359
360
/* Write to memory-mapped device */
361
static inline void nes_write_indexed(struct nes_device *nesdev, u32 reg_index, u32 val)
362
{
363
unsigned long flags;
364
void __iomem *addr = nesdev->index_reg;
365
366
spin_lock_irqsave(&nesdev->indexed_regs_lock, flags);
367
368
writel(reg_index, addr);
369
writel(val, (void __iomem *)addr + 4);
370
371
spin_unlock_irqrestore(&nesdev->indexed_regs_lock, flags);
372
}
373
374
static inline void nes_write32(void __iomem *addr, u32 val)
375
{
376
writel(val, addr);
377
}
378
379
static inline void nes_write16(void __iomem *addr, u16 val)
380
{
381
writew(val, addr);
382
}
383
384
static inline void nes_write8(void __iomem *addr, u8 val)
385
{
386
writeb(val, addr);
387
}
388
389
390
391
static inline int nes_alloc_resource(struct nes_adapter *nesadapter,
392
unsigned long *resource_array, u32 max_resources,
393
u32 *req_resource_num, u32 *next)
394
{
395
unsigned long flags;
396
u32 resource_num;
397
398
spin_lock_irqsave(&nesadapter->resource_lock, flags);
399
400
resource_num = find_next_zero_bit(resource_array, max_resources, *next);
401
if (resource_num >= max_resources) {
402
resource_num = find_first_zero_bit(resource_array, max_resources);
403
if (resource_num >= max_resources) {
404
printk(KERN_ERR PFX "%s: No available resourcess.\n", __func__);
405
spin_unlock_irqrestore(&nesadapter->resource_lock, flags);
406
return -EMFILE;
407
}
408
}
409
set_bit(resource_num, resource_array);
410
*next = resource_num+1;
411
if (*next == max_resources) {
412
*next = 0;
413
}
414
spin_unlock_irqrestore(&nesadapter->resource_lock, flags);
415
*req_resource_num = resource_num;
416
417
return 0;
418
}
419
420
static inline int nes_is_resource_allocated(struct nes_adapter *nesadapter,
421
unsigned long *resource_array, u32 resource_num)
422
{
423
unsigned long flags;
424
int bit_is_set;
425
426
spin_lock_irqsave(&nesadapter->resource_lock, flags);
427
428
bit_is_set = test_bit(resource_num, resource_array);
429
nes_debug(NES_DBG_HW, "resource_num %u is%s allocated.\n",
430
resource_num, (bit_is_set ? "": " not"));
431
spin_unlock_irqrestore(&nesadapter->resource_lock, flags);
432
433
return bit_is_set;
434
}
435
436
static inline void nes_free_resource(struct nes_adapter *nesadapter,
437
unsigned long *resource_array, u32 resource_num)
438
{
439
unsigned long flags;
440
441
spin_lock_irqsave(&nesadapter->resource_lock, flags);
442
clear_bit(resource_num, resource_array);
443
spin_unlock_irqrestore(&nesadapter->resource_lock, flags);
444
}
445
446
static inline struct nes_vnic *to_nesvnic(struct ib_device *ibdev)
447
{
448
return container_of(ibdev, struct nes_ib_device, ibdev)->nesvnic;
449
}
450
451
static inline struct nes_pd *to_nespd(struct ib_pd *ibpd)
452
{
453
return container_of(ibpd, struct nes_pd, ibpd);
454
}
455
456
static inline struct nes_ucontext *to_nesucontext(struct ib_ucontext *ibucontext)
457
{
458
return container_of(ibucontext, struct nes_ucontext, ibucontext);
459
}
460
461
static inline struct nes_mr *to_nesmr(struct ib_mr *ibmr)
462
{
463
return container_of(ibmr, struct nes_mr, ibmr);
464
}
465
466
static inline struct nes_mr *to_nesmr_from_ibfmr(struct ib_fmr *ibfmr)
467
{
468
return container_of(ibfmr, struct nes_mr, ibfmr);
469
}
470
471
static inline struct nes_mr *to_nesmw(struct ib_mw *ibmw)
472
{
473
return container_of(ibmw, struct nes_mr, ibmw);
474
}
475
476
static inline struct nes_fmr *to_nesfmr(struct nes_mr *nesmr)
477
{
478
return container_of(nesmr, struct nes_fmr, nesmr);
479
}
480
481
static inline struct nes_cq *to_nescq(struct ib_cq *ibcq)
482
{
483
return container_of(ibcq, struct nes_cq, ibcq);
484
}
485
486
static inline struct nes_qp *to_nesqp(struct ib_qp *ibqp)
487
{
488
return container_of(ibqp, struct nes_qp, ibqp);
489
}
490
491
492
493
/* nes.c */
494
void nes_add_ref(struct ib_qp *);
495
void nes_rem_ref(struct ib_qp *);
496
struct ib_qp *nes_get_qp(struct ib_device *, int);
497
498
499
/* nes_hw.c */
500
struct nes_adapter *nes_init_adapter(struct nes_device *, u8);
501
void nes_nic_init_timer_defaults(struct nes_device *, u8);
502
void nes_destroy_adapter(struct nes_adapter *);
503
int nes_init_cqp(struct nes_device *);
504
int nes_init_phy(struct nes_device *);
505
int nes_init_nic_qp(struct nes_device *, struct net_device *);
506
void nes_destroy_nic_qp(struct nes_vnic *);
507
int nes_napi_isr(struct nes_device *);
508
void nes_dpc(unsigned long);
509
void nes_nic_ce_handler(struct nes_device *, struct nes_hw_nic_cq *);
510
void nes_iwarp_ce_handler(struct nes_device *, struct nes_hw_cq *);
511
int nes_destroy_cqp(struct nes_device *);
512
int nes_nic_cm_xmit(struct sk_buff *, struct net_device *);
513
void nes_recheck_link_status(struct work_struct *work);
514
515
/* nes_nic.c */
516
struct net_device *nes_netdev_init(struct nes_device *, void __iomem *);
517
void nes_netdev_destroy(struct net_device *);
518
int nes_nic_cm_xmit(struct sk_buff *, struct net_device *);
519
520
/* nes_cm.c */
521
void *nes_cm_create(struct net_device *);
522
int nes_cm_recv(struct sk_buff *, struct net_device *);
523
void nes_update_arp(unsigned char *, u32, u32, u16, u16);
524
void nes_manage_arp_cache(struct net_device *, unsigned char *, u32, u32);
525
void nes_sock_release(struct nes_qp *, unsigned long *);
526
void flush_wqes(struct nes_device *nesdev, struct nes_qp *, u32, u32);
527
int nes_manage_apbvt(struct nes_vnic *, u32, u32, u32);
528
int nes_cm_disconn(struct nes_qp *);
529
void nes_cm_disconn_worker(void *);
530
531
/* nes_verbs.c */
532
int nes_hw_modify_qp(struct nes_device *, struct nes_qp *, u32, u32, u32);
533
int nes_modify_qp(struct ib_qp *, struct ib_qp_attr *, int, struct ib_udata *);
534
struct nes_ib_device *nes_init_ofa_device(struct net_device *);
535
void nes_port_ibevent(struct nes_vnic *nesvnic);
536
void nes_destroy_ofa_device(struct nes_ib_device *);
537
int nes_register_ofa_device(struct nes_ib_device *);
538
539
/* nes_util.c */
540
int nes_read_eeprom_values(struct nes_device *, struct nes_adapter *);
541
void nes_write_1G_phy_reg(struct nes_device *, u8, u8, u16);
542
void nes_read_1G_phy_reg(struct nes_device *, u8, u8, u16 *);
543
void nes_write_10G_phy_reg(struct nes_device *, u16, u8, u16, u16);
544
void nes_read_10G_phy_reg(struct nes_device *, u8, u8, u16);
545
struct nes_cqp_request *nes_get_cqp_request(struct nes_device *);
546
void nes_free_cqp_request(struct nes_device *nesdev,
547
struct nes_cqp_request *cqp_request);
548
void nes_put_cqp_request(struct nes_device *nesdev,
549
struct nes_cqp_request *cqp_request);
550
void nes_post_cqp_request(struct nes_device *, struct nes_cqp_request *);
551
int nes_arp_table(struct nes_device *, u32, u8 *, u32);
552
void nes_mh_fix(unsigned long);
553
void nes_clc(unsigned long);
554
void nes_dump_mem(unsigned int, void *, int);
555
u32 nes_crc32(u32, u32, u32, u32, u8 *, u32, u32, u32);
556
557
#endif /* __NES_H */
558
559