Path: blob/master/drivers/infiniband/hw/qib/qib_7322_regs.h
15112 views
/*1* Copyright (c) 2008, 2009, 2010 QLogic Corporation. All rights reserved.2*3* This software is available to you under a choice of one of two4* licenses. You may choose to be licensed under the terms of the GNU5* General Public License (GPL) Version 2, available from the file6* COPYING in the main directory of this source tree, or the7* OpenIB.org BSD license below:8*9* Redistribution and use in source and binary forms, with or10* without modification, are permitted provided that the following11* conditions are met:12*13* - Redistributions of source code must retain the above14* copyright notice, this list of conditions and the following15* disclaimer.16*17* - Redistributions in binary form must reproduce the above18* copyright notice, this list of conditions and the following19* disclaimer in the documentation and/or other materials20* provided with the distribution.21*22* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,23* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF24* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND25* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS26* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN27* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN28* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE29* SOFTWARE.30*/3132/* This file is mechanically generated from RTL. Any hand-edits will be lost! */3334#define QIB_7322_Revision_OFFS 0x035#define QIB_7322_Revision_DEF 0x000000000201060136#define QIB_7322_Revision_R_Simulator_LSB 0x3F37#define QIB_7322_Revision_R_Simulator_MSB 0x3F38#define QIB_7322_Revision_R_Simulator_RMASK 0x139#define QIB_7322_Revision_R_Emulation_LSB 0x3E40#define QIB_7322_Revision_R_Emulation_MSB 0x3E41#define QIB_7322_Revision_R_Emulation_RMASK 0x142#define QIB_7322_Revision_R_Emulation_Revcode_LSB 0x2843#define QIB_7322_Revision_R_Emulation_Revcode_MSB 0x3D44#define QIB_7322_Revision_R_Emulation_Revcode_RMASK 0x3FFFFF45#define QIB_7322_Revision_BoardID_LSB 0x2046#define QIB_7322_Revision_BoardID_MSB 0x2747#define QIB_7322_Revision_BoardID_RMASK 0xFF48#define QIB_7322_Revision_R_SW_LSB 0x1849#define QIB_7322_Revision_R_SW_MSB 0x1F50#define QIB_7322_Revision_R_SW_RMASK 0xFF51#define QIB_7322_Revision_R_Arch_LSB 0x1052#define QIB_7322_Revision_R_Arch_MSB 0x1753#define QIB_7322_Revision_R_Arch_RMASK 0xFF54#define QIB_7322_Revision_R_ChipRevMajor_LSB 0x855#define QIB_7322_Revision_R_ChipRevMajor_MSB 0xF56#define QIB_7322_Revision_R_ChipRevMajor_RMASK 0xFF57#define QIB_7322_Revision_R_ChipRevMinor_LSB 0x058#define QIB_7322_Revision_R_ChipRevMinor_MSB 0x759#define QIB_7322_Revision_R_ChipRevMinor_RMASK 0xFF6061#define QIB_7322_Control_OFFS 0x862#define QIB_7322_Control_DEF 0x000000000000000063#define QIB_7322_Control_PCIECplQDiagEn_LSB 0x664#define QIB_7322_Control_PCIECplQDiagEn_MSB 0x665#define QIB_7322_Control_PCIECplQDiagEn_RMASK 0x166#define QIB_7322_Control_PCIEPostQDiagEn_LSB 0x567#define QIB_7322_Control_PCIEPostQDiagEn_MSB 0x568#define QIB_7322_Control_PCIEPostQDiagEn_RMASK 0x169#define QIB_7322_Control_SDmaDescFetchPriorityEn_LSB 0x470#define QIB_7322_Control_SDmaDescFetchPriorityEn_MSB 0x471#define QIB_7322_Control_SDmaDescFetchPriorityEn_RMASK 0x172#define QIB_7322_Control_PCIERetryBufDiagEn_LSB 0x373#define QIB_7322_Control_PCIERetryBufDiagEn_MSB 0x374#define QIB_7322_Control_PCIERetryBufDiagEn_RMASK 0x175#define QIB_7322_Control_FreezeMode_LSB 0x176#define QIB_7322_Control_FreezeMode_MSB 0x177#define QIB_7322_Control_FreezeMode_RMASK 0x178#define QIB_7322_Control_SyncReset_LSB 0x079#define QIB_7322_Control_SyncReset_MSB 0x080#define QIB_7322_Control_SyncReset_RMASK 0x18182#define QIB_7322_PageAlign_OFFS 0x1083#define QIB_7322_PageAlign_DEF 0x00000000000010008485#define QIB_7322_ContextCnt_OFFS 0x1886#define QIB_7322_ContextCnt_DEF 0x00000000000000128788#define QIB_7322_Scratch_OFFS 0x2089#define QIB_7322_Scratch_DEF 0x00000000000000009091#define QIB_7322_CntrRegBase_OFFS 0x2892#define QIB_7322_CntrRegBase_DEF 0x00000000000110009394#define QIB_7322_SendRegBase_OFFS 0x3095#define QIB_7322_SendRegBase_DEF 0x00000000000030009697#define QIB_7322_UserRegBase_OFFS 0x3898#define QIB_7322_UserRegBase_DEF 0x000000000020000099100#define QIB_7322_IntMask_OFFS 0x68101#define QIB_7322_IntMask_DEF 0x0000000000000000102#define QIB_7322_IntMask_SDmaIntMask_1_LSB 0x3F103#define QIB_7322_IntMask_SDmaIntMask_1_MSB 0x3F104#define QIB_7322_IntMask_SDmaIntMask_1_RMASK 0x1105#define QIB_7322_IntMask_SDmaIntMask_0_LSB 0x3E106#define QIB_7322_IntMask_SDmaIntMask_0_MSB 0x3E107#define QIB_7322_IntMask_SDmaIntMask_0_RMASK 0x1108#define QIB_7322_IntMask_SDmaProgressIntMask_1_LSB 0x3D109#define QIB_7322_IntMask_SDmaProgressIntMask_1_MSB 0x3D110#define QIB_7322_IntMask_SDmaProgressIntMask_1_RMASK 0x1111#define QIB_7322_IntMask_SDmaProgressIntMask_0_LSB 0x3C112#define QIB_7322_IntMask_SDmaProgressIntMask_0_MSB 0x3C113#define QIB_7322_IntMask_SDmaProgressIntMask_0_RMASK 0x1114#define QIB_7322_IntMask_SDmaIdleIntMask_1_LSB 0x3B115#define QIB_7322_IntMask_SDmaIdleIntMask_1_MSB 0x3B116#define QIB_7322_IntMask_SDmaIdleIntMask_1_RMASK 0x1117#define QIB_7322_IntMask_SDmaIdleIntMask_0_LSB 0x3A118#define QIB_7322_IntMask_SDmaIdleIntMask_0_MSB 0x3A119#define QIB_7322_IntMask_SDmaIdleIntMask_0_RMASK 0x1120#define QIB_7322_IntMask_SDmaCleanupDoneMask_1_LSB 0x39121#define QIB_7322_IntMask_SDmaCleanupDoneMask_1_MSB 0x39122#define QIB_7322_IntMask_SDmaCleanupDoneMask_1_RMASK 0x1123#define QIB_7322_IntMask_SDmaCleanupDoneMask_0_LSB 0x38124#define QIB_7322_IntMask_SDmaCleanupDoneMask_0_MSB 0x38125#define QIB_7322_IntMask_SDmaCleanupDoneMask_0_RMASK 0x1126#define QIB_7322_IntMask_RcvUrg17IntMask_LSB 0x31127#define QIB_7322_IntMask_RcvUrg17IntMask_MSB 0x31128#define QIB_7322_IntMask_RcvUrg17IntMask_RMASK 0x1129#define QIB_7322_IntMask_RcvUrg16IntMask_LSB 0x30130#define QIB_7322_IntMask_RcvUrg16IntMask_MSB 0x30131#define QIB_7322_IntMask_RcvUrg16IntMask_RMASK 0x1132#define QIB_7322_IntMask_RcvUrg15IntMask_LSB 0x2F133#define QIB_7322_IntMask_RcvUrg15IntMask_MSB 0x2F134#define QIB_7322_IntMask_RcvUrg15IntMask_RMASK 0x1135#define QIB_7322_IntMask_RcvUrg14IntMask_LSB 0x2E136#define QIB_7322_IntMask_RcvUrg14IntMask_MSB 0x2E137#define QIB_7322_IntMask_RcvUrg14IntMask_RMASK 0x1138#define QIB_7322_IntMask_RcvUrg13IntMask_LSB 0x2D139#define QIB_7322_IntMask_RcvUrg13IntMask_MSB 0x2D140#define QIB_7322_IntMask_RcvUrg13IntMask_RMASK 0x1141#define QIB_7322_IntMask_RcvUrg12IntMask_LSB 0x2C142#define QIB_7322_IntMask_RcvUrg12IntMask_MSB 0x2C143#define QIB_7322_IntMask_RcvUrg12IntMask_RMASK 0x1144#define QIB_7322_IntMask_RcvUrg11IntMask_LSB 0x2B145#define QIB_7322_IntMask_RcvUrg11IntMask_MSB 0x2B146#define QIB_7322_IntMask_RcvUrg11IntMask_RMASK 0x1147#define QIB_7322_IntMask_RcvUrg10IntMask_LSB 0x2A148#define QIB_7322_IntMask_RcvUrg10IntMask_MSB 0x2A149#define QIB_7322_IntMask_RcvUrg10IntMask_RMASK 0x1150#define QIB_7322_IntMask_RcvUrg9IntMask_LSB 0x29151#define QIB_7322_IntMask_RcvUrg9IntMask_MSB 0x29152#define QIB_7322_IntMask_RcvUrg9IntMask_RMASK 0x1153#define QIB_7322_IntMask_RcvUrg8IntMask_LSB 0x28154#define QIB_7322_IntMask_RcvUrg8IntMask_MSB 0x28155#define QIB_7322_IntMask_RcvUrg8IntMask_RMASK 0x1156#define QIB_7322_IntMask_RcvUrg7IntMask_LSB 0x27157#define QIB_7322_IntMask_RcvUrg7IntMask_MSB 0x27158#define QIB_7322_IntMask_RcvUrg7IntMask_RMASK 0x1159#define QIB_7322_IntMask_RcvUrg6IntMask_LSB 0x26160#define QIB_7322_IntMask_RcvUrg6IntMask_MSB 0x26161#define QIB_7322_IntMask_RcvUrg6IntMask_RMASK 0x1162#define QIB_7322_IntMask_RcvUrg5IntMask_LSB 0x25163#define QIB_7322_IntMask_RcvUrg5IntMask_MSB 0x25164#define QIB_7322_IntMask_RcvUrg5IntMask_RMASK 0x1165#define QIB_7322_IntMask_RcvUrg4IntMask_LSB 0x24166#define QIB_7322_IntMask_RcvUrg4IntMask_MSB 0x24167#define QIB_7322_IntMask_RcvUrg4IntMask_RMASK 0x1168#define QIB_7322_IntMask_RcvUrg3IntMask_LSB 0x23169#define QIB_7322_IntMask_RcvUrg3IntMask_MSB 0x23170#define QIB_7322_IntMask_RcvUrg3IntMask_RMASK 0x1171#define QIB_7322_IntMask_RcvUrg2IntMask_LSB 0x22172#define QIB_7322_IntMask_RcvUrg2IntMask_MSB 0x22173#define QIB_7322_IntMask_RcvUrg2IntMask_RMASK 0x1174#define QIB_7322_IntMask_RcvUrg1IntMask_LSB 0x21175#define QIB_7322_IntMask_RcvUrg1IntMask_MSB 0x21176#define QIB_7322_IntMask_RcvUrg1IntMask_RMASK 0x1177#define QIB_7322_IntMask_RcvUrg0IntMask_LSB 0x20178#define QIB_7322_IntMask_RcvUrg0IntMask_MSB 0x20179#define QIB_7322_IntMask_RcvUrg0IntMask_RMASK 0x1180#define QIB_7322_IntMask_ErrIntMask_1_LSB 0x1F181#define QIB_7322_IntMask_ErrIntMask_1_MSB 0x1F182#define QIB_7322_IntMask_ErrIntMask_1_RMASK 0x1183#define QIB_7322_IntMask_ErrIntMask_0_LSB 0x1E184#define QIB_7322_IntMask_ErrIntMask_0_MSB 0x1E185#define QIB_7322_IntMask_ErrIntMask_0_RMASK 0x1186#define QIB_7322_IntMask_ErrIntMask_LSB 0x1D187#define QIB_7322_IntMask_ErrIntMask_MSB 0x1D188#define QIB_7322_IntMask_ErrIntMask_RMASK 0x1189#define QIB_7322_IntMask_AssertGPIOIntMask_LSB 0x1C190#define QIB_7322_IntMask_AssertGPIOIntMask_MSB 0x1C191#define QIB_7322_IntMask_AssertGPIOIntMask_RMASK 0x1192#define QIB_7322_IntMask_SendDoneIntMask_1_LSB 0x19193#define QIB_7322_IntMask_SendDoneIntMask_1_MSB 0x19194#define QIB_7322_IntMask_SendDoneIntMask_1_RMASK 0x1195#define QIB_7322_IntMask_SendDoneIntMask_0_LSB 0x18196#define QIB_7322_IntMask_SendDoneIntMask_0_MSB 0x18197#define QIB_7322_IntMask_SendDoneIntMask_0_RMASK 0x1198#define QIB_7322_IntMask_SendBufAvailIntMask_LSB 0x17199#define QIB_7322_IntMask_SendBufAvailIntMask_MSB 0x17200#define QIB_7322_IntMask_SendBufAvailIntMask_RMASK 0x1201#define QIB_7322_IntMask_RcvAvail17IntMask_LSB 0x11202#define QIB_7322_IntMask_RcvAvail17IntMask_MSB 0x11203#define QIB_7322_IntMask_RcvAvail17IntMask_RMASK 0x1204#define QIB_7322_IntMask_RcvAvail16IntMask_LSB 0x10205#define QIB_7322_IntMask_RcvAvail16IntMask_MSB 0x10206#define QIB_7322_IntMask_RcvAvail16IntMask_RMASK 0x1207#define QIB_7322_IntMask_RcvAvail15IntMask_LSB 0xF208#define QIB_7322_IntMask_RcvAvail15IntMask_MSB 0xF209#define QIB_7322_IntMask_RcvAvail15IntMask_RMASK 0x1210#define QIB_7322_IntMask_RcvAvail14IntMask_LSB 0xE211#define QIB_7322_IntMask_RcvAvail14IntMask_MSB 0xE212#define QIB_7322_IntMask_RcvAvail14IntMask_RMASK 0x1213#define QIB_7322_IntMask_RcvAvail13IntMask_LSB 0xD214#define QIB_7322_IntMask_RcvAvail13IntMask_MSB 0xD215#define QIB_7322_IntMask_RcvAvail13IntMask_RMASK 0x1216#define QIB_7322_IntMask_RcvAvail12IntMask_LSB 0xC217#define QIB_7322_IntMask_RcvAvail12IntMask_MSB 0xC218#define QIB_7322_IntMask_RcvAvail12IntMask_RMASK 0x1219#define QIB_7322_IntMask_RcvAvail11IntMask_LSB 0xB220#define QIB_7322_IntMask_RcvAvail11IntMask_MSB 0xB221#define QIB_7322_IntMask_RcvAvail11IntMask_RMASK 0x1222#define QIB_7322_IntMask_RcvAvail10IntMask_LSB 0xA223#define QIB_7322_IntMask_RcvAvail10IntMask_MSB 0xA224#define QIB_7322_IntMask_RcvAvail10IntMask_RMASK 0x1225#define QIB_7322_IntMask_RcvAvail9IntMask_LSB 0x9226#define QIB_7322_IntMask_RcvAvail9IntMask_MSB 0x9227#define QIB_7322_IntMask_RcvAvail9IntMask_RMASK 0x1228#define QIB_7322_IntMask_RcvAvail8IntMask_LSB 0x8229#define QIB_7322_IntMask_RcvAvail8IntMask_MSB 0x8230#define QIB_7322_IntMask_RcvAvail8IntMask_RMASK 0x1231#define QIB_7322_IntMask_RcvAvail7IntMask_LSB 0x7232#define QIB_7322_IntMask_RcvAvail7IntMask_MSB 0x7233#define QIB_7322_IntMask_RcvAvail7IntMask_RMASK 0x1234#define QIB_7322_IntMask_RcvAvail6IntMask_LSB 0x6235#define QIB_7322_IntMask_RcvAvail6IntMask_MSB 0x6236#define QIB_7322_IntMask_RcvAvail6IntMask_RMASK 0x1237#define QIB_7322_IntMask_RcvAvail5IntMask_LSB 0x5238#define QIB_7322_IntMask_RcvAvail5IntMask_MSB 0x5239#define QIB_7322_IntMask_RcvAvail5IntMask_RMASK 0x1240#define QIB_7322_IntMask_RcvAvail4IntMask_LSB 0x4241#define QIB_7322_IntMask_RcvAvail4IntMask_MSB 0x4242#define QIB_7322_IntMask_RcvAvail4IntMask_RMASK 0x1243#define QIB_7322_IntMask_RcvAvail3IntMask_LSB 0x3244#define QIB_7322_IntMask_RcvAvail3IntMask_MSB 0x3245#define QIB_7322_IntMask_RcvAvail3IntMask_RMASK 0x1246#define QIB_7322_IntMask_RcvAvail2IntMask_LSB 0x2247#define QIB_7322_IntMask_RcvAvail2IntMask_MSB 0x2248#define QIB_7322_IntMask_RcvAvail2IntMask_RMASK 0x1249#define QIB_7322_IntMask_RcvAvail1IntMask_LSB 0x1250#define QIB_7322_IntMask_RcvAvail1IntMask_MSB 0x1251#define QIB_7322_IntMask_RcvAvail1IntMask_RMASK 0x1252#define QIB_7322_IntMask_RcvAvail0IntMask_LSB 0x0253#define QIB_7322_IntMask_RcvAvail0IntMask_MSB 0x0254#define QIB_7322_IntMask_RcvAvail0IntMask_RMASK 0x1255256#define QIB_7322_IntStatus_OFFS 0x70257#define QIB_7322_IntStatus_DEF 0x0000000000000000258#define QIB_7322_IntStatus_SDmaInt_1_LSB 0x3F259#define QIB_7322_IntStatus_SDmaInt_1_MSB 0x3F260#define QIB_7322_IntStatus_SDmaInt_1_RMASK 0x1261#define QIB_7322_IntStatus_SDmaInt_0_LSB 0x3E262#define QIB_7322_IntStatus_SDmaInt_0_MSB 0x3E263#define QIB_7322_IntStatus_SDmaInt_0_RMASK 0x1264#define QIB_7322_IntStatus_SDmaProgressInt_1_LSB 0x3D265#define QIB_7322_IntStatus_SDmaProgressInt_1_MSB 0x3D266#define QIB_7322_IntStatus_SDmaProgressInt_1_RMASK 0x1267#define QIB_7322_IntStatus_SDmaProgressInt_0_LSB 0x3C268#define QIB_7322_IntStatus_SDmaProgressInt_0_MSB 0x3C269#define QIB_7322_IntStatus_SDmaProgressInt_0_RMASK 0x1270#define QIB_7322_IntStatus_SDmaIdleInt_1_LSB 0x3B271#define QIB_7322_IntStatus_SDmaIdleInt_1_MSB 0x3B272#define QIB_7322_IntStatus_SDmaIdleInt_1_RMASK 0x1273#define QIB_7322_IntStatus_SDmaIdleInt_0_LSB 0x3A274#define QIB_7322_IntStatus_SDmaIdleInt_0_MSB 0x3A275#define QIB_7322_IntStatus_SDmaIdleInt_0_RMASK 0x1276#define QIB_7322_IntStatus_SDmaCleanupDone_1_LSB 0x39277#define QIB_7322_IntStatus_SDmaCleanupDone_1_MSB 0x39278#define QIB_7322_IntStatus_SDmaCleanupDone_1_RMASK 0x1279#define QIB_7322_IntStatus_SDmaCleanupDone_0_LSB 0x38280#define QIB_7322_IntStatus_SDmaCleanupDone_0_MSB 0x38281#define QIB_7322_IntStatus_SDmaCleanupDone_0_RMASK 0x1282#define QIB_7322_IntStatus_RcvUrg17_LSB 0x31283#define QIB_7322_IntStatus_RcvUrg17_MSB 0x31284#define QIB_7322_IntStatus_RcvUrg17_RMASK 0x1285#define QIB_7322_IntStatus_RcvUrg16_LSB 0x30286#define QIB_7322_IntStatus_RcvUrg16_MSB 0x30287#define QIB_7322_IntStatus_RcvUrg16_RMASK 0x1288#define QIB_7322_IntStatus_RcvUrg15_LSB 0x2F289#define QIB_7322_IntStatus_RcvUrg15_MSB 0x2F290#define QIB_7322_IntStatus_RcvUrg15_RMASK 0x1291#define QIB_7322_IntStatus_RcvUrg14_LSB 0x2E292#define QIB_7322_IntStatus_RcvUrg14_MSB 0x2E293#define QIB_7322_IntStatus_RcvUrg14_RMASK 0x1294#define QIB_7322_IntStatus_RcvUrg13_LSB 0x2D295#define QIB_7322_IntStatus_RcvUrg13_MSB 0x2D296#define QIB_7322_IntStatus_RcvUrg13_RMASK 0x1297#define QIB_7322_IntStatus_RcvUrg12_LSB 0x2C298#define QIB_7322_IntStatus_RcvUrg12_MSB 0x2C299#define QIB_7322_IntStatus_RcvUrg12_RMASK 0x1300#define QIB_7322_IntStatus_RcvUrg11_LSB 0x2B301#define QIB_7322_IntStatus_RcvUrg11_MSB 0x2B302#define QIB_7322_IntStatus_RcvUrg11_RMASK 0x1303#define QIB_7322_IntStatus_RcvUrg10_LSB 0x2A304#define QIB_7322_IntStatus_RcvUrg10_MSB 0x2A305#define QIB_7322_IntStatus_RcvUrg10_RMASK 0x1306#define QIB_7322_IntStatus_RcvUrg9_LSB 0x29307#define QIB_7322_IntStatus_RcvUrg9_MSB 0x29308#define QIB_7322_IntStatus_RcvUrg9_RMASK 0x1309#define QIB_7322_IntStatus_RcvUrg8_LSB 0x28310#define QIB_7322_IntStatus_RcvUrg8_MSB 0x28311#define QIB_7322_IntStatus_RcvUrg8_RMASK 0x1312#define QIB_7322_IntStatus_RcvUrg7_LSB 0x27313#define QIB_7322_IntStatus_RcvUrg7_MSB 0x27314#define QIB_7322_IntStatus_RcvUrg7_RMASK 0x1315#define QIB_7322_IntStatus_RcvUrg6_LSB 0x26316#define QIB_7322_IntStatus_RcvUrg6_MSB 0x26317#define QIB_7322_IntStatus_RcvUrg6_RMASK 0x1318#define QIB_7322_IntStatus_RcvUrg5_LSB 0x25319#define QIB_7322_IntStatus_RcvUrg5_MSB 0x25320#define QIB_7322_IntStatus_RcvUrg5_RMASK 0x1321#define QIB_7322_IntStatus_RcvUrg4_LSB 0x24322#define QIB_7322_IntStatus_RcvUrg4_MSB 0x24323#define QIB_7322_IntStatus_RcvUrg4_RMASK 0x1324#define QIB_7322_IntStatus_RcvUrg3_LSB 0x23325#define QIB_7322_IntStatus_RcvUrg3_MSB 0x23326#define QIB_7322_IntStatus_RcvUrg3_RMASK 0x1327#define QIB_7322_IntStatus_RcvUrg2_LSB 0x22328#define QIB_7322_IntStatus_RcvUrg2_MSB 0x22329#define QIB_7322_IntStatus_RcvUrg2_RMASK 0x1330#define QIB_7322_IntStatus_RcvUrg1_LSB 0x21331#define QIB_7322_IntStatus_RcvUrg1_MSB 0x21332#define QIB_7322_IntStatus_RcvUrg1_RMASK 0x1333#define QIB_7322_IntStatus_RcvUrg0_LSB 0x20334#define QIB_7322_IntStatus_RcvUrg0_MSB 0x20335#define QIB_7322_IntStatus_RcvUrg0_RMASK 0x1336#define QIB_7322_IntStatus_Err_1_LSB 0x1F337#define QIB_7322_IntStatus_Err_1_MSB 0x1F338#define QIB_7322_IntStatus_Err_1_RMASK 0x1339#define QIB_7322_IntStatus_Err_0_LSB 0x1E340#define QIB_7322_IntStatus_Err_0_MSB 0x1E341#define QIB_7322_IntStatus_Err_0_RMASK 0x1342#define QIB_7322_IntStatus_Err_LSB 0x1D343#define QIB_7322_IntStatus_Err_MSB 0x1D344#define QIB_7322_IntStatus_Err_RMASK 0x1345#define QIB_7322_IntStatus_AssertGPIO_LSB 0x1C346#define QIB_7322_IntStatus_AssertGPIO_MSB 0x1C347#define QIB_7322_IntStatus_AssertGPIO_RMASK 0x1348#define QIB_7322_IntStatus_SendDone_1_LSB 0x19349#define QIB_7322_IntStatus_SendDone_1_MSB 0x19350#define QIB_7322_IntStatus_SendDone_1_RMASK 0x1351#define QIB_7322_IntStatus_SendDone_0_LSB 0x18352#define QIB_7322_IntStatus_SendDone_0_MSB 0x18353#define QIB_7322_IntStatus_SendDone_0_RMASK 0x1354#define QIB_7322_IntStatus_SendBufAvail_LSB 0x17355#define QIB_7322_IntStatus_SendBufAvail_MSB 0x17356#define QIB_7322_IntStatus_SendBufAvail_RMASK 0x1357#define QIB_7322_IntStatus_RcvAvail17_LSB 0x11358#define QIB_7322_IntStatus_RcvAvail17_MSB 0x11359#define QIB_7322_IntStatus_RcvAvail17_RMASK 0x1360#define QIB_7322_IntStatus_RcvAvail16_LSB 0x10361#define QIB_7322_IntStatus_RcvAvail16_MSB 0x10362#define QIB_7322_IntStatus_RcvAvail16_RMASK 0x1363#define QIB_7322_IntStatus_RcvAvail15_LSB 0xF364#define QIB_7322_IntStatus_RcvAvail15_MSB 0xF365#define QIB_7322_IntStatus_RcvAvail15_RMASK 0x1366#define QIB_7322_IntStatus_RcvAvail14_LSB 0xE367#define QIB_7322_IntStatus_RcvAvail14_MSB 0xE368#define QIB_7322_IntStatus_RcvAvail14_RMASK 0x1369#define QIB_7322_IntStatus_RcvAvail13_LSB 0xD370#define QIB_7322_IntStatus_RcvAvail13_MSB 0xD371#define QIB_7322_IntStatus_RcvAvail13_RMASK 0x1372#define QIB_7322_IntStatus_RcvAvail12_LSB 0xC373#define QIB_7322_IntStatus_RcvAvail12_MSB 0xC374#define QIB_7322_IntStatus_RcvAvail12_RMASK 0x1375#define QIB_7322_IntStatus_RcvAvail11_LSB 0xB376#define QIB_7322_IntStatus_RcvAvail11_MSB 0xB377#define QIB_7322_IntStatus_RcvAvail11_RMASK 0x1378#define QIB_7322_IntStatus_RcvAvail10_LSB 0xA379#define QIB_7322_IntStatus_RcvAvail10_MSB 0xA380#define QIB_7322_IntStatus_RcvAvail10_RMASK 0x1381#define QIB_7322_IntStatus_RcvAvail9_LSB 0x9382#define QIB_7322_IntStatus_RcvAvail9_MSB 0x9383#define QIB_7322_IntStatus_RcvAvail9_RMASK 0x1384#define QIB_7322_IntStatus_RcvAvail8_LSB 0x8385#define QIB_7322_IntStatus_RcvAvail8_MSB 0x8386#define QIB_7322_IntStatus_RcvAvail8_RMASK 0x1387#define QIB_7322_IntStatus_RcvAvail7_LSB 0x7388#define QIB_7322_IntStatus_RcvAvail7_MSB 0x7389#define QIB_7322_IntStatus_RcvAvail7_RMASK 0x1390#define QIB_7322_IntStatus_RcvAvail6_LSB 0x6391#define QIB_7322_IntStatus_RcvAvail6_MSB 0x6392#define QIB_7322_IntStatus_RcvAvail6_RMASK 0x1393#define QIB_7322_IntStatus_RcvAvail5_LSB 0x5394#define QIB_7322_IntStatus_RcvAvail5_MSB 0x5395#define QIB_7322_IntStatus_RcvAvail5_RMASK 0x1396#define QIB_7322_IntStatus_RcvAvail4_LSB 0x4397#define QIB_7322_IntStatus_RcvAvail4_MSB 0x4398#define QIB_7322_IntStatus_RcvAvail4_RMASK 0x1399#define QIB_7322_IntStatus_RcvAvail3_LSB 0x3400#define QIB_7322_IntStatus_RcvAvail3_MSB 0x3401#define QIB_7322_IntStatus_RcvAvail3_RMASK 0x1402#define QIB_7322_IntStatus_RcvAvail2_LSB 0x2403#define QIB_7322_IntStatus_RcvAvail2_MSB 0x2404#define QIB_7322_IntStatus_RcvAvail2_RMASK 0x1405#define QIB_7322_IntStatus_RcvAvail1_LSB 0x1406#define QIB_7322_IntStatus_RcvAvail1_MSB 0x1407#define QIB_7322_IntStatus_RcvAvail1_RMASK 0x1408#define QIB_7322_IntStatus_RcvAvail0_LSB 0x0409#define QIB_7322_IntStatus_RcvAvail0_MSB 0x0410#define QIB_7322_IntStatus_RcvAvail0_RMASK 0x1411412#define QIB_7322_IntClear_OFFS 0x78413#define QIB_7322_IntClear_DEF 0x0000000000000000414#define QIB_7322_IntClear_SDmaIntClear_1_LSB 0x3F415#define QIB_7322_IntClear_SDmaIntClear_1_MSB 0x3F416#define QIB_7322_IntClear_SDmaIntClear_1_RMASK 0x1417#define QIB_7322_IntClear_SDmaIntClear_0_LSB 0x3E418#define QIB_7322_IntClear_SDmaIntClear_0_MSB 0x3E419#define QIB_7322_IntClear_SDmaIntClear_0_RMASK 0x1420#define QIB_7322_IntClear_SDmaProgressIntClear_1_LSB 0x3D421#define QIB_7322_IntClear_SDmaProgressIntClear_1_MSB 0x3D422#define QIB_7322_IntClear_SDmaProgressIntClear_1_RMASK 0x1423#define QIB_7322_IntClear_SDmaProgressIntClear_0_LSB 0x3C424#define QIB_7322_IntClear_SDmaProgressIntClear_0_MSB 0x3C425#define QIB_7322_IntClear_SDmaProgressIntClear_0_RMASK 0x1426#define QIB_7322_IntClear_SDmaIdleIntClear_1_LSB 0x3B427#define QIB_7322_IntClear_SDmaIdleIntClear_1_MSB 0x3B428#define QIB_7322_IntClear_SDmaIdleIntClear_1_RMASK 0x1429#define QIB_7322_IntClear_SDmaIdleIntClear_0_LSB 0x3A430#define QIB_7322_IntClear_SDmaIdleIntClear_0_MSB 0x3A431#define QIB_7322_IntClear_SDmaIdleIntClear_0_RMASK 0x1432#define QIB_7322_IntClear_SDmaCleanupDoneClear_1_LSB 0x39433#define QIB_7322_IntClear_SDmaCleanupDoneClear_1_MSB 0x39434#define QIB_7322_IntClear_SDmaCleanupDoneClear_1_RMASK 0x1435#define QIB_7322_IntClear_SDmaCleanupDoneClear_0_LSB 0x38436#define QIB_7322_IntClear_SDmaCleanupDoneClear_0_MSB 0x38437#define QIB_7322_IntClear_SDmaCleanupDoneClear_0_RMASK 0x1438#define QIB_7322_IntClear_RcvUrg17IntClear_LSB 0x31439#define QIB_7322_IntClear_RcvUrg17IntClear_MSB 0x31440#define QIB_7322_IntClear_RcvUrg17IntClear_RMASK 0x1441#define QIB_7322_IntClear_RcvUrg16IntClear_LSB 0x30442#define QIB_7322_IntClear_RcvUrg16IntClear_MSB 0x30443#define QIB_7322_IntClear_RcvUrg16IntClear_RMASK 0x1444#define QIB_7322_IntClear_RcvUrg15IntClear_LSB 0x2F445#define QIB_7322_IntClear_RcvUrg15IntClear_MSB 0x2F446#define QIB_7322_IntClear_RcvUrg15IntClear_RMASK 0x1447#define QIB_7322_IntClear_RcvUrg14IntClear_LSB 0x2E448#define QIB_7322_IntClear_RcvUrg14IntClear_MSB 0x2E449#define QIB_7322_IntClear_RcvUrg14IntClear_RMASK 0x1450#define QIB_7322_IntClear_RcvUrg13IntClear_LSB 0x2D451#define QIB_7322_IntClear_RcvUrg13IntClear_MSB 0x2D452#define QIB_7322_IntClear_RcvUrg13IntClear_RMASK 0x1453#define QIB_7322_IntClear_RcvUrg12IntClear_LSB 0x2C454#define QIB_7322_IntClear_RcvUrg12IntClear_MSB 0x2C455#define QIB_7322_IntClear_RcvUrg12IntClear_RMASK 0x1456#define QIB_7322_IntClear_RcvUrg11IntClear_LSB 0x2B457#define QIB_7322_IntClear_RcvUrg11IntClear_MSB 0x2B458#define QIB_7322_IntClear_RcvUrg11IntClear_RMASK 0x1459#define QIB_7322_IntClear_RcvUrg10IntClear_LSB 0x2A460#define QIB_7322_IntClear_RcvUrg10IntClear_MSB 0x2A461#define QIB_7322_IntClear_RcvUrg10IntClear_RMASK 0x1462#define QIB_7322_IntClear_RcvUrg9IntClear_LSB 0x29463#define QIB_7322_IntClear_RcvUrg9IntClear_MSB 0x29464#define QIB_7322_IntClear_RcvUrg9IntClear_RMASK 0x1465#define QIB_7322_IntClear_RcvUrg8IntClear_LSB 0x28466#define QIB_7322_IntClear_RcvUrg8IntClear_MSB 0x28467#define QIB_7322_IntClear_RcvUrg8IntClear_RMASK 0x1468#define QIB_7322_IntClear_RcvUrg7IntClear_LSB 0x27469#define QIB_7322_IntClear_RcvUrg7IntClear_MSB 0x27470#define QIB_7322_IntClear_RcvUrg7IntClear_RMASK 0x1471#define QIB_7322_IntClear_RcvUrg6IntClear_LSB 0x26472#define QIB_7322_IntClear_RcvUrg6IntClear_MSB 0x26473#define QIB_7322_IntClear_RcvUrg6IntClear_RMASK 0x1474#define QIB_7322_IntClear_RcvUrg5IntClear_LSB 0x25475#define QIB_7322_IntClear_RcvUrg5IntClear_MSB 0x25476#define QIB_7322_IntClear_RcvUrg5IntClear_RMASK 0x1477#define QIB_7322_IntClear_RcvUrg4IntClear_LSB 0x24478#define QIB_7322_IntClear_RcvUrg4IntClear_MSB 0x24479#define QIB_7322_IntClear_RcvUrg4IntClear_RMASK 0x1480#define QIB_7322_IntClear_RcvUrg3IntClear_LSB 0x23481#define QIB_7322_IntClear_RcvUrg3IntClear_MSB 0x23482#define QIB_7322_IntClear_RcvUrg3IntClear_RMASK 0x1483#define QIB_7322_IntClear_RcvUrg2IntClear_LSB 0x22484#define QIB_7322_IntClear_RcvUrg2IntClear_MSB 0x22485#define QIB_7322_IntClear_RcvUrg2IntClear_RMASK 0x1486#define QIB_7322_IntClear_RcvUrg1IntClear_LSB 0x21487#define QIB_7322_IntClear_RcvUrg1IntClear_MSB 0x21488#define QIB_7322_IntClear_RcvUrg1IntClear_RMASK 0x1489#define QIB_7322_IntClear_RcvUrg0IntClear_LSB 0x20490#define QIB_7322_IntClear_RcvUrg0IntClear_MSB 0x20491#define QIB_7322_IntClear_RcvUrg0IntClear_RMASK 0x1492#define QIB_7322_IntClear_ErrIntClear_1_LSB 0x1F493#define QIB_7322_IntClear_ErrIntClear_1_MSB 0x1F494#define QIB_7322_IntClear_ErrIntClear_1_RMASK 0x1495#define QIB_7322_IntClear_ErrIntClear_0_LSB 0x1E496#define QIB_7322_IntClear_ErrIntClear_0_MSB 0x1E497#define QIB_7322_IntClear_ErrIntClear_0_RMASK 0x1498#define QIB_7322_IntClear_ErrIntClear_LSB 0x1D499#define QIB_7322_IntClear_ErrIntClear_MSB 0x1D500#define QIB_7322_IntClear_ErrIntClear_RMASK 0x1501#define QIB_7322_IntClear_AssertGPIOIntClear_LSB 0x1C502#define QIB_7322_IntClear_AssertGPIOIntClear_MSB 0x1C503#define QIB_7322_IntClear_AssertGPIOIntClear_RMASK 0x1504#define QIB_7322_IntClear_SendDoneIntClear_1_LSB 0x19505#define QIB_7322_IntClear_SendDoneIntClear_1_MSB 0x19506#define QIB_7322_IntClear_SendDoneIntClear_1_RMASK 0x1507#define QIB_7322_IntClear_SendDoneIntClear_0_LSB 0x18508#define QIB_7322_IntClear_SendDoneIntClear_0_MSB 0x18509#define QIB_7322_IntClear_SendDoneIntClear_0_RMASK 0x1510#define QIB_7322_IntClear_SendBufAvailIntClear_LSB 0x17511#define QIB_7322_IntClear_SendBufAvailIntClear_MSB 0x17512#define QIB_7322_IntClear_SendBufAvailIntClear_RMASK 0x1513#define QIB_7322_IntClear_RcvAvail17IntClear_LSB 0x11514#define QIB_7322_IntClear_RcvAvail17IntClear_MSB 0x11515#define QIB_7322_IntClear_RcvAvail17IntClear_RMASK 0x1516#define QIB_7322_IntClear_RcvAvail16IntClear_LSB 0x10517#define QIB_7322_IntClear_RcvAvail16IntClear_MSB 0x10518#define QIB_7322_IntClear_RcvAvail16IntClear_RMASK 0x1519#define QIB_7322_IntClear_RcvAvail15IntClear_LSB 0xF520#define QIB_7322_IntClear_RcvAvail15IntClear_MSB 0xF521#define QIB_7322_IntClear_RcvAvail15IntClear_RMASK 0x1522#define QIB_7322_IntClear_RcvAvail14IntClear_LSB 0xE523#define QIB_7322_IntClear_RcvAvail14IntClear_MSB 0xE524#define QIB_7322_IntClear_RcvAvail14IntClear_RMASK 0x1525#define QIB_7322_IntClear_RcvAvail13IntClear_LSB 0xD526#define QIB_7322_IntClear_RcvAvail13IntClear_MSB 0xD527#define QIB_7322_IntClear_RcvAvail13IntClear_RMASK 0x1528#define QIB_7322_IntClear_RcvAvail12IntClear_LSB 0xC529#define QIB_7322_IntClear_RcvAvail12IntClear_MSB 0xC530#define QIB_7322_IntClear_RcvAvail12IntClear_RMASK 0x1531#define QIB_7322_IntClear_RcvAvail11IntClear_LSB 0xB532#define QIB_7322_IntClear_RcvAvail11IntClear_MSB 0xB533#define QIB_7322_IntClear_RcvAvail11IntClear_RMASK 0x1534#define QIB_7322_IntClear_RcvAvail10IntClear_LSB 0xA535#define QIB_7322_IntClear_RcvAvail10IntClear_MSB 0xA536#define QIB_7322_IntClear_RcvAvail10IntClear_RMASK 0x1537#define QIB_7322_IntClear_RcvAvail9IntClear_LSB 0x9538#define QIB_7322_IntClear_RcvAvail9IntClear_MSB 0x9539#define QIB_7322_IntClear_RcvAvail9IntClear_RMASK 0x1540#define QIB_7322_IntClear_RcvAvail8IntClear_LSB 0x8541#define QIB_7322_IntClear_RcvAvail8IntClear_MSB 0x8542#define QIB_7322_IntClear_RcvAvail8IntClear_RMASK 0x1543#define QIB_7322_IntClear_RcvAvail7IntClear_LSB 0x7544#define QIB_7322_IntClear_RcvAvail7IntClear_MSB 0x7545#define QIB_7322_IntClear_RcvAvail7IntClear_RMASK 0x1546#define QIB_7322_IntClear_RcvAvail6IntClear_LSB 0x6547#define QIB_7322_IntClear_RcvAvail6IntClear_MSB 0x6548#define QIB_7322_IntClear_RcvAvail6IntClear_RMASK 0x1549#define QIB_7322_IntClear_RcvAvail5IntClear_LSB 0x5550#define QIB_7322_IntClear_RcvAvail5IntClear_MSB 0x5551#define QIB_7322_IntClear_RcvAvail5IntClear_RMASK 0x1552#define QIB_7322_IntClear_RcvAvail4IntClear_LSB 0x4553#define QIB_7322_IntClear_RcvAvail4IntClear_MSB 0x4554#define QIB_7322_IntClear_RcvAvail4IntClear_RMASK 0x1555#define QIB_7322_IntClear_RcvAvail3IntClear_LSB 0x3556#define QIB_7322_IntClear_RcvAvail3IntClear_MSB 0x3557#define QIB_7322_IntClear_RcvAvail3IntClear_RMASK 0x1558#define QIB_7322_IntClear_RcvAvail2IntClear_LSB 0x2559#define QIB_7322_IntClear_RcvAvail2IntClear_MSB 0x2560#define QIB_7322_IntClear_RcvAvail2IntClear_RMASK 0x1561#define QIB_7322_IntClear_RcvAvail1IntClear_LSB 0x1562#define QIB_7322_IntClear_RcvAvail1IntClear_MSB 0x1563#define QIB_7322_IntClear_RcvAvail1IntClear_RMASK 0x1564#define QIB_7322_IntClear_RcvAvail0IntClear_LSB 0x0565#define QIB_7322_IntClear_RcvAvail0IntClear_MSB 0x0566#define QIB_7322_IntClear_RcvAvail0IntClear_RMASK 0x1567568#define QIB_7322_ErrMask_OFFS 0x80569#define QIB_7322_ErrMask_DEF 0x0000000000000000570#define QIB_7322_ErrMask_ResetNegatedMask_LSB 0x3F571#define QIB_7322_ErrMask_ResetNegatedMask_MSB 0x3F572#define QIB_7322_ErrMask_ResetNegatedMask_RMASK 0x1573#define QIB_7322_ErrMask_HardwareErrMask_LSB 0x3E574#define QIB_7322_ErrMask_HardwareErrMask_MSB 0x3E575#define QIB_7322_ErrMask_HardwareErrMask_RMASK 0x1576#define QIB_7322_ErrMask_InvalidAddrErrMask_LSB 0x3D577#define QIB_7322_ErrMask_InvalidAddrErrMask_MSB 0x3D578#define QIB_7322_ErrMask_InvalidAddrErrMask_RMASK 0x1579#define QIB_7322_ErrMask_SDmaVL15ErrMask_LSB 0x38580#define QIB_7322_ErrMask_SDmaVL15ErrMask_MSB 0x38581#define QIB_7322_ErrMask_SDmaVL15ErrMask_RMASK 0x1582#define QIB_7322_ErrMask_SBufVL15MisUseErrMask_LSB 0x37583#define QIB_7322_ErrMask_SBufVL15MisUseErrMask_MSB 0x37584#define QIB_7322_ErrMask_SBufVL15MisUseErrMask_RMASK 0x1585#define QIB_7322_ErrMask_InvalidEEPCmdMask_LSB 0x35586#define QIB_7322_ErrMask_InvalidEEPCmdMask_MSB 0x35587#define QIB_7322_ErrMask_InvalidEEPCmdMask_RMASK 0x1588#define QIB_7322_ErrMask_RcvContextShareErrMask_LSB 0x34589#define QIB_7322_ErrMask_RcvContextShareErrMask_MSB 0x34590#define QIB_7322_ErrMask_RcvContextShareErrMask_RMASK 0x1591#define QIB_7322_ErrMask_SendVLMismatchErrMask_LSB 0x24592#define QIB_7322_ErrMask_SendVLMismatchErrMask_MSB 0x24593#define QIB_7322_ErrMask_SendVLMismatchErrMask_RMASK 0x1594#define QIB_7322_ErrMask_SendArmLaunchErrMask_LSB 0x23595#define QIB_7322_ErrMask_SendArmLaunchErrMask_MSB 0x23596#define QIB_7322_ErrMask_SendArmLaunchErrMask_RMASK 0x1597#define QIB_7322_ErrMask_SendSpecialTriggerErrMask_LSB 0x1B598#define QIB_7322_ErrMask_SendSpecialTriggerErrMask_MSB 0x1B599#define QIB_7322_ErrMask_SendSpecialTriggerErrMask_RMASK 0x1600#define QIB_7322_ErrMask_SDmaWrongPortErrMask_LSB 0x1A601#define QIB_7322_ErrMask_SDmaWrongPortErrMask_MSB 0x1A602#define QIB_7322_ErrMask_SDmaWrongPortErrMask_RMASK 0x1603#define QIB_7322_ErrMask_SDmaBufMaskDuplicateErrMask_LSB 0x19604#define QIB_7322_ErrMask_SDmaBufMaskDuplicateErrMask_MSB 0x19605#define QIB_7322_ErrMask_SDmaBufMaskDuplicateErrMask_RMASK 0x1606#define QIB_7322_ErrMask_RcvHdrFullErrMask_LSB 0xD607#define QIB_7322_ErrMask_RcvHdrFullErrMask_MSB 0xD608#define QIB_7322_ErrMask_RcvHdrFullErrMask_RMASK 0x1609#define QIB_7322_ErrMask_RcvEgrFullErrMask_LSB 0xC610#define QIB_7322_ErrMask_RcvEgrFullErrMask_MSB 0xC611#define QIB_7322_ErrMask_RcvEgrFullErrMask_RMASK 0x1612613#define QIB_7322_ErrStatus_OFFS 0x88614#define QIB_7322_ErrStatus_DEF 0x0000000000000000615#define QIB_7322_ErrStatus_ResetNegated_LSB 0x3F616#define QIB_7322_ErrStatus_ResetNegated_MSB 0x3F617#define QIB_7322_ErrStatus_ResetNegated_RMASK 0x1618#define QIB_7322_ErrStatus_HardwareErr_LSB 0x3E619#define QIB_7322_ErrStatus_HardwareErr_MSB 0x3E620#define QIB_7322_ErrStatus_HardwareErr_RMASK 0x1621#define QIB_7322_ErrStatus_InvalidAddrErr_LSB 0x3D622#define QIB_7322_ErrStatus_InvalidAddrErr_MSB 0x3D623#define QIB_7322_ErrStatus_InvalidAddrErr_RMASK 0x1624#define QIB_7322_ErrStatus_SDmaVL15Err_LSB 0x38625#define QIB_7322_ErrStatus_SDmaVL15Err_MSB 0x38626#define QIB_7322_ErrStatus_SDmaVL15Err_RMASK 0x1627#define QIB_7322_ErrStatus_SBufVL15MisUseErr_LSB 0x37628#define QIB_7322_ErrStatus_SBufVL15MisUseErr_MSB 0x37629#define QIB_7322_ErrStatus_SBufVL15MisUseErr_RMASK 0x1630#define QIB_7322_ErrStatus_InvalidEEPCmdErr_LSB 0x35631#define QIB_7322_ErrStatus_InvalidEEPCmdErr_MSB 0x35632#define QIB_7322_ErrStatus_InvalidEEPCmdErr_RMASK 0x1633#define QIB_7322_ErrStatus_RcvContextShareErr_LSB 0x34634#define QIB_7322_ErrStatus_RcvContextShareErr_MSB 0x34635#define QIB_7322_ErrStatus_RcvContextShareErr_RMASK 0x1636#define QIB_7322_ErrStatus_SendVLMismatchErr_LSB 0x24637#define QIB_7322_ErrStatus_SendVLMismatchErr_MSB 0x24638#define QIB_7322_ErrStatus_SendVLMismatchErr_RMASK 0x1639#define QIB_7322_ErrStatus_SendArmLaunchErr_LSB 0x23640#define QIB_7322_ErrStatus_SendArmLaunchErr_MSB 0x23641#define QIB_7322_ErrStatus_SendArmLaunchErr_RMASK 0x1642#define QIB_7322_ErrStatus_SendSpecialTriggerErr_LSB 0x1B643#define QIB_7322_ErrStatus_SendSpecialTriggerErr_MSB 0x1B644#define QIB_7322_ErrStatus_SendSpecialTriggerErr_RMASK 0x1645#define QIB_7322_ErrStatus_SDmaWrongPortErr_LSB 0x1A646#define QIB_7322_ErrStatus_SDmaWrongPortErr_MSB 0x1A647#define QIB_7322_ErrStatus_SDmaWrongPortErr_RMASK 0x1648#define QIB_7322_ErrStatus_SDmaBufMaskDuplicateErr_LSB 0x19649#define QIB_7322_ErrStatus_SDmaBufMaskDuplicateErr_MSB 0x19650#define QIB_7322_ErrStatus_SDmaBufMaskDuplicateErr_RMASK 0x1651#define QIB_7322_ErrStatus_RcvHdrFullErr_LSB 0xD652#define QIB_7322_ErrStatus_RcvHdrFullErr_MSB 0xD653#define QIB_7322_ErrStatus_RcvHdrFullErr_RMASK 0x1654#define QIB_7322_ErrStatus_RcvEgrFullErr_LSB 0xC655#define QIB_7322_ErrStatus_RcvEgrFullErr_MSB 0xC656#define QIB_7322_ErrStatus_RcvEgrFullErr_RMASK 0x1657658#define QIB_7322_ErrClear_OFFS 0x90659#define QIB_7322_ErrClear_DEF 0x0000000000000000660#define QIB_7322_ErrClear_ResetNegatedClear_LSB 0x3F661#define QIB_7322_ErrClear_ResetNegatedClear_MSB 0x3F662#define QIB_7322_ErrClear_ResetNegatedClear_RMASK 0x1663#define QIB_7322_ErrClear_HardwareErrClear_LSB 0x3E664#define QIB_7322_ErrClear_HardwareErrClear_MSB 0x3E665#define QIB_7322_ErrClear_HardwareErrClear_RMASK 0x1666#define QIB_7322_ErrClear_InvalidAddrErrClear_LSB 0x3D667#define QIB_7322_ErrClear_InvalidAddrErrClear_MSB 0x3D668#define QIB_7322_ErrClear_InvalidAddrErrClear_RMASK 0x1669#define QIB_7322_ErrClear_SDmaVL15ErrClear_LSB 0x38670#define QIB_7322_ErrClear_SDmaVL15ErrClear_MSB 0x38671#define QIB_7322_ErrClear_SDmaVL15ErrClear_RMASK 0x1672#define QIB_7322_ErrClear_SBufVL15MisUseErrClear_LSB 0x37673#define QIB_7322_ErrClear_SBufVL15MisUseErrClear_MSB 0x37674#define QIB_7322_ErrClear_SBufVL15MisUseErrClear_RMASK 0x1675#define QIB_7322_ErrClear_InvalidEEPCmdErrClear_LSB 0x35676#define QIB_7322_ErrClear_InvalidEEPCmdErrClear_MSB 0x35677#define QIB_7322_ErrClear_InvalidEEPCmdErrClear_RMASK 0x1678#define QIB_7322_ErrClear_RcvContextShareErrClear_LSB 0x34679#define QIB_7322_ErrClear_RcvContextShareErrClear_MSB 0x34680#define QIB_7322_ErrClear_RcvContextShareErrClear_RMASK 0x1681#define QIB_7322_ErrClear_SendVLMismatchErrMask_LSB 0x24682#define QIB_7322_ErrClear_SendVLMismatchErrMask_MSB 0x24683#define QIB_7322_ErrClear_SendVLMismatchErrMask_RMASK 0x1684#define QIB_7322_ErrClear_SendArmLaunchErrClear_LSB 0x23685#define QIB_7322_ErrClear_SendArmLaunchErrClear_MSB 0x23686#define QIB_7322_ErrClear_SendArmLaunchErrClear_RMASK 0x1687#define QIB_7322_ErrClear_SendSpecialTriggerErrClear_LSB 0x1B688#define QIB_7322_ErrClear_SendSpecialTriggerErrClear_MSB 0x1B689#define QIB_7322_ErrClear_SendSpecialTriggerErrClear_RMASK 0x1690#define QIB_7322_ErrClear_SDmaWrongPortErrClear_LSB 0x1A691#define QIB_7322_ErrClear_SDmaWrongPortErrClear_MSB 0x1A692#define QIB_7322_ErrClear_SDmaWrongPortErrClear_RMASK 0x1693#define QIB_7322_ErrClear_SDmaBufMaskDuplicateErrClear_LSB 0x19694#define QIB_7322_ErrClear_SDmaBufMaskDuplicateErrClear_MSB 0x19695#define QIB_7322_ErrClear_SDmaBufMaskDuplicateErrClear_RMASK 0x1696#define QIB_7322_ErrClear_RcvHdrFullErrClear_LSB 0xD697#define QIB_7322_ErrClear_RcvHdrFullErrClear_MSB 0xD698#define QIB_7322_ErrClear_RcvHdrFullErrClear_RMASK 0x1699#define QIB_7322_ErrClear_RcvEgrFullErrClear_LSB 0xC700#define QIB_7322_ErrClear_RcvEgrFullErrClear_MSB 0xC701#define QIB_7322_ErrClear_RcvEgrFullErrClear_RMASK 0x1702703#define QIB_7322_HwErrMask_OFFS 0x98704#define QIB_7322_HwErrMask_DEF 0x0000000000000000705#define QIB_7322_HwErrMask_IBSerdesPClkNotDetectMask_1_LSB 0x3F706#define QIB_7322_HwErrMask_IBSerdesPClkNotDetectMask_1_MSB 0x3F707#define QIB_7322_HwErrMask_IBSerdesPClkNotDetectMask_1_RMASK 0x1708#define QIB_7322_HwErrMask_IBSerdesPClkNotDetectMask_0_LSB 0x3E709#define QIB_7322_HwErrMask_IBSerdesPClkNotDetectMask_0_MSB 0x3E710#define QIB_7322_HwErrMask_IBSerdesPClkNotDetectMask_0_RMASK 0x1711#define QIB_7322_HwErrMask_PCIESerdesPClkNotDetectMask_LSB 0x37712#define QIB_7322_HwErrMask_PCIESerdesPClkNotDetectMask_MSB 0x37713#define QIB_7322_HwErrMask_PCIESerdesPClkNotDetectMask_RMASK 0x1714#define QIB_7322_HwErrMask_PowerOnBISTFailedMask_LSB 0x36715#define QIB_7322_HwErrMask_PowerOnBISTFailedMask_MSB 0x36716#define QIB_7322_HwErrMask_PowerOnBISTFailedMask_RMASK 0x1717#define QIB_7322_HwErrMask_TempsenseTholdReachedMask_LSB 0x35718#define QIB_7322_HwErrMask_TempsenseTholdReachedMask_MSB 0x35719#define QIB_7322_HwErrMask_TempsenseTholdReachedMask_RMASK 0x1720#define QIB_7322_HwErrMask_MemoryErrMask_LSB 0x30721#define QIB_7322_HwErrMask_MemoryErrMask_MSB 0x30722#define QIB_7322_HwErrMask_MemoryErrMask_RMASK 0x1723#define QIB_7322_HwErrMask_pcie_phy_txParityErr_LSB 0x22724#define QIB_7322_HwErrMask_pcie_phy_txParityErr_MSB 0x22725#define QIB_7322_HwErrMask_pcie_phy_txParityErr_RMASK 0x1726#define QIB_7322_HwErrMask_PCIeBusParityErrMask_LSB 0x1F727#define QIB_7322_HwErrMask_PCIeBusParityErrMask_MSB 0x21728#define QIB_7322_HwErrMask_PCIeBusParityErrMask_RMASK 0x7729#define QIB_7322_HwErrMask_PcieCplTimeoutMask_LSB 0x1E730#define QIB_7322_HwErrMask_PcieCplTimeoutMask_MSB 0x1E731#define QIB_7322_HwErrMask_PcieCplTimeoutMask_RMASK 0x1732#define QIB_7322_HwErrMask_PciePoisonedTLPMask_LSB 0x1D733#define QIB_7322_HwErrMask_PciePoisonedTLPMask_MSB 0x1D734#define QIB_7322_HwErrMask_PciePoisonedTLPMask_RMASK 0x1735#define QIB_7322_HwErrMask_SDmaMemReadErrMask_1_LSB 0x1C736#define QIB_7322_HwErrMask_SDmaMemReadErrMask_1_MSB 0x1C737#define QIB_7322_HwErrMask_SDmaMemReadErrMask_1_RMASK 0x1738#define QIB_7322_HwErrMask_SDmaMemReadErrMask_0_LSB 0x1B739#define QIB_7322_HwErrMask_SDmaMemReadErrMask_0_MSB 0x1B740#define QIB_7322_HwErrMask_SDmaMemReadErrMask_0_RMASK 0x1741#define QIB_7322_HwErrMask_IBCBusFromSPCParityErrMask_1_LSB 0xF742#define QIB_7322_HwErrMask_IBCBusFromSPCParityErrMask_1_MSB 0xF743#define QIB_7322_HwErrMask_IBCBusFromSPCParityErrMask_1_RMASK 0x1744#define QIB_7322_HwErrMask_IBCBusToSPCParityErrMask_1_LSB 0xE745#define QIB_7322_HwErrMask_IBCBusToSPCParityErrMask_1_MSB 0xE746#define QIB_7322_HwErrMask_IBCBusToSPCParityErrMask_1_RMASK 0x1747#define QIB_7322_HwErrMask_IBCBusFromSPCParityErrMask_0_LSB 0xD748#define QIB_7322_HwErrMask_IBCBusFromSPCParityErrMask_0_MSB 0xD749#define QIB_7322_HwErrMask_IBCBusFromSPCParityErrMask_0_RMASK 0x1750#define QIB_7322_HwErrMask_statusValidNoEopMask_LSB 0xC751#define QIB_7322_HwErrMask_statusValidNoEopMask_MSB 0xC752#define QIB_7322_HwErrMask_statusValidNoEopMask_RMASK 0x1753#define QIB_7322_HwErrMask_LATriggeredMask_LSB 0xB754#define QIB_7322_HwErrMask_LATriggeredMask_MSB 0xB755#define QIB_7322_HwErrMask_LATriggeredMask_RMASK 0x1756757#define QIB_7322_HwErrStatus_OFFS 0xA0758#define QIB_7322_HwErrStatus_DEF 0x0000000000000000759#define QIB_7322_HwErrStatus_IBSerdesPClkNotDetect_1_LSB 0x3F760#define QIB_7322_HwErrStatus_IBSerdesPClkNotDetect_1_MSB 0x3F761#define QIB_7322_HwErrStatus_IBSerdesPClkNotDetect_1_RMASK 0x1762#define QIB_7322_HwErrStatus_IBSerdesPClkNotDetect_0_LSB 0x3E763#define QIB_7322_HwErrStatus_IBSerdesPClkNotDetect_0_MSB 0x3E764#define QIB_7322_HwErrStatus_IBSerdesPClkNotDetect_0_RMASK 0x1765#define QIB_7322_HwErrStatus_PCIESerdesPClkNotDetect_LSB 0x37766#define QIB_7322_HwErrStatus_PCIESerdesPClkNotDetect_MSB 0x37767#define QIB_7322_HwErrStatus_PCIESerdesPClkNotDetect_RMASK 0x1768#define QIB_7322_HwErrStatus_PowerOnBISTFailed_LSB 0x36769#define QIB_7322_HwErrStatus_PowerOnBISTFailed_MSB 0x36770#define QIB_7322_HwErrStatus_PowerOnBISTFailed_RMASK 0x1771#define QIB_7322_HwErrStatus_TempsenseTholdReached_LSB 0x35772#define QIB_7322_HwErrStatus_TempsenseTholdReached_MSB 0x35773#define QIB_7322_HwErrStatus_TempsenseTholdReached_RMASK 0x1774#define QIB_7322_HwErrStatus_MemoryErr_LSB 0x30775#define QIB_7322_HwErrStatus_MemoryErr_MSB 0x30776#define QIB_7322_HwErrStatus_MemoryErr_RMASK 0x1777#define QIB_7322_HwErrStatus_pcie_phy_txParityErr_LSB 0x22778#define QIB_7322_HwErrStatus_pcie_phy_txParityErr_MSB 0x22779#define QIB_7322_HwErrStatus_pcie_phy_txParityErr_RMASK 0x1780#define QIB_7322_HwErrStatus_PCIeBusParity_LSB 0x1F781#define QIB_7322_HwErrStatus_PCIeBusParity_MSB 0x21782#define QIB_7322_HwErrStatus_PCIeBusParity_RMASK 0x7783#define QIB_7322_HwErrStatus_PcieCplTimeout_LSB 0x1E784#define QIB_7322_HwErrStatus_PcieCplTimeout_MSB 0x1E785#define QIB_7322_HwErrStatus_PcieCplTimeout_RMASK 0x1786#define QIB_7322_HwErrStatus_PciePoisonedTLP_LSB 0x1D787#define QIB_7322_HwErrStatus_PciePoisonedTLP_MSB 0x1D788#define QIB_7322_HwErrStatus_PciePoisonedTLP_RMASK 0x1789#define QIB_7322_HwErrStatus_SDmaMemReadErr_1_LSB 0x1C790#define QIB_7322_HwErrStatus_SDmaMemReadErr_1_MSB 0x1C791#define QIB_7322_HwErrStatus_SDmaMemReadErr_1_RMASK 0x1792#define QIB_7322_HwErrStatus_SDmaMemReadErr_0_LSB 0x1B793#define QIB_7322_HwErrStatus_SDmaMemReadErr_0_MSB 0x1B794#define QIB_7322_HwErrStatus_SDmaMemReadErr_0_RMASK 0x1795#define QIB_7322_HwErrStatus_IBCBusFromSPCParityErr_1_LSB 0xF796#define QIB_7322_HwErrStatus_IBCBusFromSPCParityErr_1_MSB 0xF797#define QIB_7322_HwErrStatus_IBCBusFromSPCParityErr_1_RMASK 0x1798#define QIB_7322_HwErrStatus_IBCBusToSPCParityErr_1_LSB 0xE799#define QIB_7322_HwErrStatus_IBCBusToSPCParityErr_1_MSB 0xE800#define QIB_7322_HwErrStatus_IBCBusToSPCParityErr_1_RMASK 0x1801#define QIB_7322_HwErrStatus_IBCBusFromSPCParityErr_0_LSB 0xD802#define QIB_7322_HwErrStatus_IBCBusFromSPCParityErr_0_MSB 0xD803#define QIB_7322_HwErrStatus_IBCBusFromSPCParityErr_0_RMASK 0x1804#define QIB_7322_HwErrStatus_statusValidNoEop_LSB 0xC805#define QIB_7322_HwErrStatus_statusValidNoEop_MSB 0xC806#define QIB_7322_HwErrStatus_statusValidNoEop_RMASK 0x1807#define QIB_7322_HwErrStatus_LATriggered_LSB 0xB808#define QIB_7322_HwErrStatus_LATriggered_MSB 0xB809#define QIB_7322_HwErrStatus_LATriggered_RMASK 0x1810811#define QIB_7322_HwErrClear_OFFS 0xA8812#define QIB_7322_HwErrClear_DEF 0x0000000000000000813#define QIB_7322_HwErrClear_IBSerdesPClkNotDetectClear_1_LSB 0x3F814#define QIB_7322_HwErrClear_IBSerdesPClkNotDetectClear_1_MSB 0x3F815#define QIB_7322_HwErrClear_IBSerdesPClkNotDetectClear_1_RMASK 0x1816#define QIB_7322_HwErrClear_IBSerdesPClkNotDetectClear_0_LSB 0x3E817#define QIB_7322_HwErrClear_IBSerdesPClkNotDetectClear_0_MSB 0x3E818#define QIB_7322_HwErrClear_IBSerdesPClkNotDetectClear_0_RMASK 0x1819#define QIB_7322_HwErrClear_PCIESerdesPClkNotDetectClear_LSB 0x37820#define QIB_7322_HwErrClear_PCIESerdesPClkNotDetectClear_MSB 0x37821#define QIB_7322_HwErrClear_PCIESerdesPClkNotDetectClear_RMASK 0x1822#define QIB_7322_HwErrClear_PowerOnBISTFailedClear_LSB 0x36823#define QIB_7322_HwErrClear_PowerOnBISTFailedClear_MSB 0x36824#define QIB_7322_HwErrClear_PowerOnBISTFailedClear_RMASK 0x1825#define QIB_7322_HwErrClear_TempsenseTholdReachedClear_LSB 0x35826#define QIB_7322_HwErrClear_TempsenseTholdReachedClear_MSB 0x35827#define QIB_7322_HwErrClear_TempsenseTholdReachedClear_RMASK 0x1828#define QIB_7322_HwErrClear_MemoryErrClear_LSB 0x30829#define QIB_7322_HwErrClear_MemoryErrClear_MSB 0x30830#define QIB_7322_HwErrClear_MemoryErrClear_RMASK 0x1831#define QIB_7322_HwErrClear_pcie_phy_txParityErr_LSB 0x22832#define QIB_7322_HwErrClear_pcie_phy_txParityErr_MSB 0x22833#define QIB_7322_HwErrClear_pcie_phy_txParityErr_RMASK 0x1834#define QIB_7322_HwErrClear_PCIeBusParityClear_LSB 0x1F835#define QIB_7322_HwErrClear_PCIeBusParityClear_MSB 0x21836#define QIB_7322_HwErrClear_PCIeBusParityClear_RMASK 0x7837#define QIB_7322_HwErrClear_PcieCplTimeoutClear_LSB 0x1E838#define QIB_7322_HwErrClear_PcieCplTimeoutClear_MSB 0x1E839#define QIB_7322_HwErrClear_PcieCplTimeoutClear_RMASK 0x1840#define QIB_7322_HwErrClear_PciePoisonedTLPClear_LSB 0x1D841#define QIB_7322_HwErrClear_PciePoisonedTLPClear_MSB 0x1D842#define QIB_7322_HwErrClear_PciePoisonedTLPClear_RMASK 0x1843#define QIB_7322_HwErrClear_SDmaMemReadErrClear_1_LSB 0x1C844#define QIB_7322_HwErrClear_SDmaMemReadErrClear_1_MSB 0x1C845#define QIB_7322_HwErrClear_SDmaMemReadErrClear_1_RMASK 0x1846#define QIB_7322_HwErrClear_SDmaMemReadErrClear_0_LSB 0x1B847#define QIB_7322_HwErrClear_SDmaMemReadErrClear_0_MSB 0x1B848#define QIB_7322_HwErrClear_SDmaMemReadErrClear_0_RMASK 0x1849#define QIB_7322_HwErrClear_IBCBusFromSPCParityErrClear_1_LSB 0xF850#define QIB_7322_HwErrClear_IBCBusFromSPCParityErrClear_1_MSB 0xF851#define QIB_7322_HwErrClear_IBCBusFromSPCParityErrClear_1_RMASK 0x1852#define QIB_7322_HwErrClear_IBCBusToSPCParityErrClear_1_LSB 0xE853#define QIB_7322_HwErrClear_IBCBusToSPCParityErrClear_1_MSB 0xE854#define QIB_7322_HwErrClear_IBCBusToSPCParityErrClear_1_RMASK 0x1855#define QIB_7322_HwErrClear_IBCBusFromSPCParityErrClear_0_LSB 0xD856#define QIB_7322_HwErrClear_IBCBusFromSPCParityErrClear_0_MSB 0xD857#define QIB_7322_HwErrClear_IBCBusFromSPCParityErrClear_0_RMASK 0x1858#define QIB_7322_HwErrClear_statusValidNoEopClear_LSB 0xC859#define QIB_7322_HwErrClear_statusValidNoEopClear_MSB 0xC860#define QIB_7322_HwErrClear_statusValidNoEopClear_RMASK 0x1861#define QIB_7322_HwErrClear_LATriggeredClear_LSB 0xB862#define QIB_7322_HwErrClear_LATriggeredClear_MSB 0xB863#define QIB_7322_HwErrClear_LATriggeredClear_RMASK 0x1864865#define QIB_7322_HwDiagCtrl_OFFS 0xB0866#define QIB_7322_HwDiagCtrl_DEF 0x0000000000000000867#define QIB_7322_HwDiagCtrl_Diagnostic_LSB 0x3F868#define QIB_7322_HwDiagCtrl_Diagnostic_MSB 0x3F869#define QIB_7322_HwDiagCtrl_Diagnostic_RMASK 0x1870#define QIB_7322_HwDiagCtrl_CounterWrEnable_LSB 0x3D871#define QIB_7322_HwDiagCtrl_CounterWrEnable_MSB 0x3D872#define QIB_7322_HwDiagCtrl_CounterWrEnable_RMASK 0x1873#define QIB_7322_HwDiagCtrl_CounterDisable_LSB 0x3C874#define QIB_7322_HwDiagCtrl_CounterDisable_MSB 0x3C875#define QIB_7322_HwDiagCtrl_CounterDisable_RMASK 0x1876#define QIB_7322_HwDiagCtrl_forcePCIeBusParity_LSB 0x1F877#define QIB_7322_HwDiagCtrl_forcePCIeBusParity_MSB 0x22878#define QIB_7322_HwDiagCtrl_forcePCIeBusParity_RMASK 0xF879#define QIB_7322_HwDiagCtrl_ForceIBCBusFromSPCParityErr_1_LSB 0xF880#define QIB_7322_HwDiagCtrl_ForceIBCBusFromSPCParityErr_1_MSB 0xF881#define QIB_7322_HwDiagCtrl_ForceIBCBusFromSPCParityErr_1_RMASK 0x1882#define QIB_7322_HwDiagCtrl_ForceIBCBusToSPCParityErr_1_LSB 0xE883#define QIB_7322_HwDiagCtrl_ForceIBCBusToSPCParityErr_1_MSB 0xE884#define QIB_7322_HwDiagCtrl_ForceIBCBusToSPCParityErr_1_RMASK 0x1885#define QIB_7322_HwDiagCtrl_ForceIBCBusFromSPCParityErr_0_LSB 0xD886#define QIB_7322_HwDiagCtrl_ForceIBCBusFromSPCParityErr_0_MSB 0xD887#define QIB_7322_HwDiagCtrl_ForceIBCBusFromSPCParityErr_0_RMASK 0x1888#define QIB_7322_HwDiagCtrl_ForceIBCBusToSPCParityErr_0_LSB 0xC889#define QIB_7322_HwDiagCtrl_ForceIBCBusToSPCParityErr_0_MSB 0xC890#define QIB_7322_HwDiagCtrl_ForceIBCBusToSPCParityErr_0_RMASK 0x1891892#define QIB_7322_EXTStatus_OFFS 0xC0893#define QIB_7322_EXTStatus_DEF 0x000000000000X000894#define QIB_7322_EXTStatus_GPIOIn_LSB 0x30895#define QIB_7322_EXTStatus_GPIOIn_MSB 0x3F896#define QIB_7322_EXTStatus_GPIOIn_RMASK 0xFFFF897#define QIB_7322_EXTStatus_MemBISTDisabled_LSB 0xF898#define QIB_7322_EXTStatus_MemBISTDisabled_MSB 0xF899#define QIB_7322_EXTStatus_MemBISTDisabled_RMASK 0x1900#define QIB_7322_EXTStatus_MemBISTEndTest_LSB 0xE901#define QIB_7322_EXTStatus_MemBISTEndTest_MSB 0xE902#define QIB_7322_EXTStatus_MemBISTEndTest_RMASK 0x1903904#define QIB_7322_EXTCtrl_OFFS 0xC8905#define QIB_7322_EXTCtrl_DEF 0x0000000000000000906#define QIB_7322_EXTCtrl_GPIOOe_LSB 0x30907#define QIB_7322_EXTCtrl_GPIOOe_MSB 0x3F908#define QIB_7322_EXTCtrl_GPIOOe_RMASK 0xFFFF909#define QIB_7322_EXTCtrl_GPIOInvert_LSB 0x20910#define QIB_7322_EXTCtrl_GPIOInvert_MSB 0x2F911#define QIB_7322_EXTCtrl_GPIOInvert_RMASK 0xFFFF912#define QIB_7322_EXTCtrl_LEDPort1GreenOn_LSB 0x3913#define QIB_7322_EXTCtrl_LEDPort1GreenOn_MSB 0x3914#define QIB_7322_EXTCtrl_LEDPort1GreenOn_RMASK 0x1915#define QIB_7322_EXTCtrl_LEDPort1YellowOn_LSB 0x2916#define QIB_7322_EXTCtrl_LEDPort1YellowOn_MSB 0x2917#define QIB_7322_EXTCtrl_LEDPort1YellowOn_RMASK 0x1918#define QIB_7322_EXTCtrl_LEDPort0GreenOn_LSB 0x1919#define QIB_7322_EXTCtrl_LEDPort0GreenOn_MSB 0x1920#define QIB_7322_EXTCtrl_LEDPort0GreenOn_RMASK 0x1921#define QIB_7322_EXTCtrl_LEDPort0YellowOn_LSB 0x0922#define QIB_7322_EXTCtrl_LEDPort0YellowOn_MSB 0x0923#define QIB_7322_EXTCtrl_LEDPort0YellowOn_RMASK 0x1924925#define QIB_7322_GPIOOut_OFFS 0xE0926#define QIB_7322_GPIOOut_DEF 0x0000000000000000927928#define QIB_7322_GPIOMask_OFFS 0xE8929#define QIB_7322_GPIOMask_DEF 0x0000000000000000930931#define QIB_7322_GPIOStatus_OFFS 0xF0932#define QIB_7322_GPIOStatus_DEF 0x0000000000000000933934#define QIB_7322_GPIOClear_OFFS 0xF8935#define QIB_7322_GPIOClear_DEF 0x0000000000000000936937#define QIB_7322_RcvCtrl_OFFS 0x100938#define QIB_7322_RcvCtrl_DEF 0x0000000000000000939#define QIB_7322_RcvCtrl_TidReDirect_LSB 0x30940#define QIB_7322_RcvCtrl_TidReDirect_MSB 0x3F941#define QIB_7322_RcvCtrl_TidReDirect_RMASK 0xFFFF942#define QIB_7322_RcvCtrl_TailUpd_LSB 0x2F943#define QIB_7322_RcvCtrl_TailUpd_MSB 0x2F944#define QIB_7322_RcvCtrl_TailUpd_RMASK 0x1945#define QIB_7322_RcvCtrl_XrcTypeCode_LSB 0x2C946#define QIB_7322_RcvCtrl_XrcTypeCode_MSB 0x2E947#define QIB_7322_RcvCtrl_XrcTypeCode_RMASK 0x7948#define QIB_7322_RcvCtrl_TidFlowEnable_LSB 0x2B949#define QIB_7322_RcvCtrl_TidFlowEnable_MSB 0x2B950#define QIB_7322_RcvCtrl_TidFlowEnable_RMASK 0x1951#define QIB_7322_RcvCtrl_ContextCfg_LSB 0x29952#define QIB_7322_RcvCtrl_ContextCfg_MSB 0x2A953#define QIB_7322_RcvCtrl_ContextCfg_RMASK 0x3954#define QIB_7322_RcvCtrl_IntrAvail_LSB 0x14955#define QIB_7322_RcvCtrl_IntrAvail_MSB 0x25956#define QIB_7322_RcvCtrl_IntrAvail_RMASK 0x3FFFF957#define QIB_7322_RcvCtrl_dontDropRHQFull_LSB 0x0958#define QIB_7322_RcvCtrl_dontDropRHQFull_MSB 0x11959#define QIB_7322_RcvCtrl_dontDropRHQFull_RMASK 0x3FFFF960961#define QIB_7322_RcvHdrSize_OFFS 0x110962#define QIB_7322_RcvHdrSize_DEF 0x0000000000000000963964#define QIB_7322_RcvHdrCnt_OFFS 0x118965#define QIB_7322_RcvHdrCnt_DEF 0x0000000000000000966967#define QIB_7322_RcvHdrEntSize_OFFS 0x120968#define QIB_7322_RcvHdrEntSize_DEF 0x0000000000000000969970#define QIB_7322_RcvTIDBase_OFFS 0x128971#define QIB_7322_RcvTIDBase_DEF 0x0000000000050000972973#define QIB_7322_RcvTIDCnt_OFFS 0x130974#define QIB_7322_RcvTIDCnt_DEF 0x0000000000000200975976#define QIB_7322_RcvEgrBase_OFFS 0x138977#define QIB_7322_RcvEgrBase_DEF 0x0000000000014000978979#define QIB_7322_RcvEgrCnt_OFFS 0x140980#define QIB_7322_RcvEgrCnt_DEF 0x0000000000001000981982#define QIB_7322_RcvBufBase_OFFS 0x148983#define QIB_7322_RcvBufBase_DEF 0x0000000000080000984985#define QIB_7322_RcvBufSize_OFFS 0x150986#define QIB_7322_RcvBufSize_DEF 0x0000000000005000987988#define QIB_7322_RxIntMemBase_OFFS 0x158989#define QIB_7322_RxIntMemBase_DEF 0x0000000000077000990991#define QIB_7322_RxIntMemSize_OFFS 0x160992#define QIB_7322_RxIntMemSize_DEF 0x0000000000007000993994#define QIB_7322_feature_mask_OFFS 0x190995#define QIB_7322_feature_mask_DEF 0x00000000000000XX996997#define QIB_7322_active_feature_mask_OFFS 0x198998#define QIB_7322_active_feature_mask_DEF 0x00000000000000XX999#define QIB_7322_active_feature_mask_Port1_QDR_Enabled_LSB 0x51000#define QIB_7322_active_feature_mask_Port1_QDR_Enabled_MSB 0x51001#define QIB_7322_active_feature_mask_Port1_QDR_Enabled_RMASK 0x11002#define QIB_7322_active_feature_mask_Port1_DDR_Enabled_LSB 0x41003#define QIB_7322_active_feature_mask_Port1_DDR_Enabled_MSB 0x41004#define QIB_7322_active_feature_mask_Port1_DDR_Enabled_RMASK 0x11005#define QIB_7322_active_feature_mask_Port1_SDR_Enabled_LSB 0x31006#define QIB_7322_active_feature_mask_Port1_SDR_Enabled_MSB 0x31007#define QIB_7322_active_feature_mask_Port1_SDR_Enabled_RMASK 0x11008#define QIB_7322_active_feature_mask_Port0_QDR_Enabled_LSB 0x21009#define QIB_7322_active_feature_mask_Port0_QDR_Enabled_MSB 0x21010#define QIB_7322_active_feature_mask_Port0_QDR_Enabled_RMASK 0x11011#define QIB_7322_active_feature_mask_Port0_DDR_Enabled_LSB 0x11012#define QIB_7322_active_feature_mask_Port0_DDR_Enabled_MSB 0x11013#define QIB_7322_active_feature_mask_Port0_DDR_Enabled_RMASK 0x11014#define QIB_7322_active_feature_mask_Port0_SDR_Enabled_LSB 0x01015#define QIB_7322_active_feature_mask_Port0_SDR_Enabled_MSB 0x01016#define QIB_7322_active_feature_mask_Port0_SDR_Enabled_RMASK 0x110171018#define QIB_7322_SendCtrl_OFFS 0x1C01019#define QIB_7322_SendCtrl_DEF 0x00000000000000001020#define QIB_7322_SendCtrl_Disarm_LSB 0x1F1021#define QIB_7322_SendCtrl_Disarm_MSB 0x1F1022#define QIB_7322_SendCtrl_Disarm_RMASK 0x11023#define QIB_7322_SendCtrl_SendBufAvailPad64Byte_LSB 0x1D1024#define QIB_7322_SendCtrl_SendBufAvailPad64Byte_MSB 0x1D1025#define QIB_7322_SendCtrl_SendBufAvailPad64Byte_RMASK 0x11026#define QIB_7322_SendCtrl_AvailUpdThld_LSB 0x181027#define QIB_7322_SendCtrl_AvailUpdThld_MSB 0x1C1028#define QIB_7322_SendCtrl_AvailUpdThld_RMASK 0x1F1029#define QIB_7322_SendCtrl_DisarmSendBuf_LSB 0x101030#define QIB_7322_SendCtrl_DisarmSendBuf_MSB 0x171031#define QIB_7322_SendCtrl_DisarmSendBuf_RMASK 0xFF1032#define QIB_7322_SendCtrl_SpecialTriggerEn_LSB 0x41033#define QIB_7322_SendCtrl_SpecialTriggerEn_MSB 0x41034#define QIB_7322_SendCtrl_SpecialTriggerEn_RMASK 0x11035#define QIB_7322_SendCtrl_SendBufAvailUpd_LSB 0x21036#define QIB_7322_SendCtrl_SendBufAvailUpd_MSB 0x21037#define QIB_7322_SendCtrl_SendBufAvailUpd_RMASK 0x11038#define QIB_7322_SendCtrl_SendIntBufAvail_LSB 0x11039#define QIB_7322_SendCtrl_SendIntBufAvail_MSB 0x11040#define QIB_7322_SendCtrl_SendIntBufAvail_RMASK 0x110411042#define QIB_7322_SendBufBase_OFFS 0x1C81043#define QIB_7322_SendBufBase_DEF 0x00180000001000001044#define QIB_7322_SendBufBase_BaseAddr_LargePIO_LSB 0x201045#define QIB_7322_SendBufBase_BaseAddr_LargePIO_MSB 0x341046#define QIB_7322_SendBufBase_BaseAddr_LargePIO_RMASK 0x1FFFFF1047#define QIB_7322_SendBufBase_BaseAddr_SmallPIO_LSB 0x01048#define QIB_7322_SendBufBase_BaseAddr_SmallPIO_MSB 0x141049#define QIB_7322_SendBufBase_BaseAddr_SmallPIO_RMASK 0x1FFFFF10501051#define QIB_7322_SendBufSize_OFFS 0x1D01052#define QIB_7322_SendBufSize_DEF 0x00001080000008801053#define QIB_7322_SendBufSize_Size_LargePIO_LSB 0x201054#define QIB_7322_SendBufSize_Size_LargePIO_MSB 0x2C1055#define QIB_7322_SendBufSize_Size_LargePIO_RMASK 0x1FFF1056#define QIB_7322_SendBufSize_Size_SmallPIO_LSB 0x01057#define QIB_7322_SendBufSize_Size_SmallPIO_MSB 0xB1058#define QIB_7322_SendBufSize_Size_SmallPIO_RMASK 0xFFF10591060#define QIB_7322_SendBufCnt_OFFS 0x1D81061#define QIB_7322_SendBufCnt_DEF 0x00000020000000801062#define QIB_7322_SendBufCnt_Num_LargeBuffers_LSB 0x201063#define QIB_7322_SendBufCnt_Num_LargeBuffers_MSB 0x251064#define QIB_7322_SendBufCnt_Num_LargeBuffers_RMASK 0x3F1065#define QIB_7322_SendBufCnt_Num_SmallBuffers_LSB 0x01066#define QIB_7322_SendBufCnt_Num_SmallBuffers_MSB 0x81067#define QIB_7322_SendBufCnt_Num_SmallBuffers_RMASK 0x1FF10681069#define QIB_7322_SendBufAvailAddr_OFFS 0x1E01070#define QIB_7322_SendBufAvailAddr_DEF 0x00000000000000001071#define QIB_7322_SendBufAvailAddr_SendBufAvailAddr_LSB 0x61072#define QIB_7322_SendBufAvailAddr_SendBufAvailAddr_MSB 0x271073#define QIB_7322_SendBufAvailAddr_SendBufAvailAddr_RMASK 0x3FFFFFFFF10741075#define QIB_7322_SendBufErr0_OFFS 0x2401076#define QIB_7322_SendBufErr0_DEF 0x00000000000000001077#define QIB_7322_SendBufErr0_SendBufErr_63_0_LSB 0x01078#define QIB_7322_SendBufErr0_SendBufErr_63_0_MSB 0x3F1079#define QIB_7322_SendBufErr0_SendBufErr_63_0_RMASK 0x010801081#define QIB_7322_AvailUpdCount_OFFS 0x2681082#define QIB_7322_AvailUpdCount_DEF 0x00000000000000001083#define QIB_7322_AvailUpdCount_AvailUpdCount_LSB 0x01084#define QIB_7322_AvailUpdCount_AvailUpdCount_MSB 0x41085#define QIB_7322_AvailUpdCount_AvailUpdCount_RMASK 0x1F10861087#define QIB_7322_RcvHdrAddr0_OFFS 0x2801088#define QIB_7322_RcvHdrAddr0_DEF 0x00000000000000001089#define QIB_7322_RcvHdrAddr0_RcvHdrAddr_LSB 0x21090#define QIB_7322_RcvHdrAddr0_RcvHdrAddr_MSB 0x271091#define QIB_7322_RcvHdrAddr0_RcvHdrAddr_RMASK 0x3FFFFFFFFF10921093#define QIB_7322_RcvHdrTailAddr0_OFFS 0x3401094#define QIB_7322_RcvHdrTailAddr0_DEF 0x00000000000000001095#define QIB_7322_RcvHdrTailAddr0_RcvHdrTailAddr_LSB 0x21096#define QIB_7322_RcvHdrTailAddr0_RcvHdrTailAddr_MSB 0x271097#define QIB_7322_RcvHdrTailAddr0_RcvHdrTailAddr_RMASK 0x3FFFFFFFFF10981099#define QIB_7322_ahb_access_ctrl_OFFS 0x4601100#define QIB_7322_ahb_access_ctrl_DEF 0x00000000000000001101#define QIB_7322_ahb_access_ctrl_sw_sel_ahb_trgt_LSB 0x11102#define QIB_7322_ahb_access_ctrl_sw_sel_ahb_trgt_MSB 0x21103#define QIB_7322_ahb_access_ctrl_sw_sel_ahb_trgt_RMASK 0x31104#define QIB_7322_ahb_access_ctrl_sw_ahb_sel_LSB 0x01105#define QIB_7322_ahb_access_ctrl_sw_ahb_sel_MSB 0x01106#define QIB_7322_ahb_access_ctrl_sw_ahb_sel_RMASK 0x111071108#define QIB_7322_ahb_transaction_reg_OFFS 0x4681109#define QIB_7322_ahb_transaction_reg_DEF 0x00000000800000001110#define QIB_7322_ahb_transaction_reg_ahb_data_LSB 0x201111#define QIB_7322_ahb_transaction_reg_ahb_data_MSB 0x3F1112#define QIB_7322_ahb_transaction_reg_ahb_data_RMASK 0xFFFFFFFF1113#define QIB_7322_ahb_transaction_reg_ahb_rdy_LSB 0x1F1114#define QIB_7322_ahb_transaction_reg_ahb_rdy_MSB 0x1F1115#define QIB_7322_ahb_transaction_reg_ahb_rdy_RMASK 0x11116#define QIB_7322_ahb_transaction_reg_ahb_req_err_LSB 0x1E1117#define QIB_7322_ahb_transaction_reg_ahb_req_err_MSB 0x1E1118#define QIB_7322_ahb_transaction_reg_ahb_req_err_RMASK 0x11119#define QIB_7322_ahb_transaction_reg_write_not_read_LSB 0x1B1120#define QIB_7322_ahb_transaction_reg_write_not_read_MSB 0x1B1121#define QIB_7322_ahb_transaction_reg_write_not_read_RMASK 0x11122#define QIB_7322_ahb_transaction_reg_ahb_address_LSB 0x101123#define QIB_7322_ahb_transaction_reg_ahb_address_MSB 0x1A1124#define QIB_7322_ahb_transaction_reg_ahb_address_RMASK 0x7FF11251126#define QIB_7322_SPC_JTAG_ACCESS_REG_OFFS 0x4701127#define QIB_7322_SPC_JTAG_ACCESS_REG_DEF 0x00000000000000011128#define QIB_7322_SPC_JTAG_ACCESS_REG_SPC_JTAG_ACCESS_EN_LSB 0xA1129#define QIB_7322_SPC_JTAG_ACCESS_REG_SPC_JTAG_ACCESS_EN_MSB 0xA1130#define QIB_7322_SPC_JTAG_ACCESS_REG_SPC_JTAG_ACCESS_EN_RMASK 0x11131#define QIB_7322_SPC_JTAG_ACCESS_REG_bist_en_LSB 0x51132#define QIB_7322_SPC_JTAG_ACCESS_REG_bist_en_MSB 0x91133#define QIB_7322_SPC_JTAG_ACCESS_REG_bist_en_RMASK 0x1F1134#define QIB_7322_SPC_JTAG_ACCESS_REG_opcode_LSB 0x31135#define QIB_7322_SPC_JTAG_ACCESS_REG_opcode_MSB 0x41136#define QIB_7322_SPC_JTAG_ACCESS_REG_opcode_RMASK 0x31137#define QIB_7322_SPC_JTAG_ACCESS_REG_tdi_LSB 0x21138#define QIB_7322_SPC_JTAG_ACCESS_REG_tdi_MSB 0x21139#define QIB_7322_SPC_JTAG_ACCESS_REG_tdi_RMASK 0x11140#define QIB_7322_SPC_JTAG_ACCESS_REG_tdo_LSB 0x11141#define QIB_7322_SPC_JTAG_ACCESS_REG_tdo_MSB 0x11142#define QIB_7322_SPC_JTAG_ACCESS_REG_tdo_RMASK 0x11143#define QIB_7322_SPC_JTAG_ACCESS_REG_rdy_LSB 0x01144#define QIB_7322_SPC_JTAG_ACCESS_REG_rdy_MSB 0x01145#define QIB_7322_SPC_JTAG_ACCESS_REG_rdy_RMASK 0x111461147#define QIB_7322_SendCheckMask0_OFFS 0x4C01148#define QIB_7322_SendCheckMask0_DEF 0x00000000000000001149#define QIB_7322_SendCheckMask0_SendCheckMask_63_32_LSB 0x01150#define QIB_7322_SendCheckMask0_SendCheckMask_63_32_MSB 0x3F1151#define QIB_7322_SendCheckMask0_SendCheckMask_63_32_RMASK 0x011521153#define QIB_7322_SendGRHCheckMask0_OFFS 0x4E01154#define QIB_7322_SendGRHCheckMask0_DEF 0x00000000000000001155#define QIB_7322_SendGRHCheckMask0_SendGRHCheckMask_63_32_LSB 0x01156#define QIB_7322_SendGRHCheckMask0_SendGRHCheckMask_63_32_MSB 0x3F1157#define QIB_7322_SendGRHCheckMask0_SendGRHCheckMask_63_32_RMASK 0x011581159#define QIB_7322_SendIBPacketMask0_OFFS 0x5001160#define QIB_7322_SendIBPacketMask0_DEF 0x00000000000000001161#define QIB_7322_SendIBPacketMask0_SendIBPacketMask_63_32_LSB 0x01162#define QIB_7322_SendIBPacketMask0_SendIBPacketMask_63_32_MSB 0x3F1163#define QIB_7322_SendIBPacketMask0_SendIBPacketMask_63_32_RMASK 0x011641165#define QIB_7322_IntRedirect0_OFFS 0x5401166#define QIB_7322_IntRedirect0_DEF 0x00000000000000001167#define QIB_7322_IntRedirect0_vec11_LSB 0x371168#define QIB_7322_IntRedirect0_vec11_MSB 0x3B1169#define QIB_7322_IntRedirect0_vec11_RMASK 0x1F1170#define QIB_7322_IntRedirect0_vec10_LSB 0x321171#define QIB_7322_IntRedirect0_vec10_MSB 0x361172#define QIB_7322_IntRedirect0_vec10_RMASK 0x1F1173#define QIB_7322_IntRedirect0_vec9_LSB 0x2D1174#define QIB_7322_IntRedirect0_vec9_MSB 0x311175#define QIB_7322_IntRedirect0_vec9_RMASK 0x1F1176#define QIB_7322_IntRedirect0_vec8_LSB 0x281177#define QIB_7322_IntRedirect0_vec8_MSB 0x2C1178#define QIB_7322_IntRedirect0_vec8_RMASK 0x1F1179#define QIB_7322_IntRedirect0_vec7_LSB 0x231180#define QIB_7322_IntRedirect0_vec7_MSB 0x271181#define QIB_7322_IntRedirect0_vec7_RMASK 0x1F1182#define QIB_7322_IntRedirect0_vec6_LSB 0x1E1183#define QIB_7322_IntRedirect0_vec6_MSB 0x221184#define QIB_7322_IntRedirect0_vec6_RMASK 0x1F1185#define QIB_7322_IntRedirect0_vec5_LSB 0x191186#define QIB_7322_IntRedirect0_vec5_MSB 0x1D1187#define QIB_7322_IntRedirect0_vec5_RMASK 0x1F1188#define QIB_7322_IntRedirect0_vec4_LSB 0x141189#define QIB_7322_IntRedirect0_vec4_MSB 0x181190#define QIB_7322_IntRedirect0_vec4_RMASK 0x1F1191#define QIB_7322_IntRedirect0_vec3_LSB 0xF1192#define QIB_7322_IntRedirect0_vec3_MSB 0x131193#define QIB_7322_IntRedirect0_vec3_RMASK 0x1F1194#define QIB_7322_IntRedirect0_vec2_LSB 0xA1195#define QIB_7322_IntRedirect0_vec2_MSB 0xE1196#define QIB_7322_IntRedirect0_vec2_RMASK 0x1F1197#define QIB_7322_IntRedirect0_vec1_LSB 0x51198#define QIB_7322_IntRedirect0_vec1_MSB 0x91199#define QIB_7322_IntRedirect0_vec1_RMASK 0x1F1200#define QIB_7322_IntRedirect0_vec0_LSB 0x01201#define QIB_7322_IntRedirect0_vec0_MSB 0x41202#define QIB_7322_IntRedirect0_vec0_RMASK 0x1F12031204#define QIB_7322_Int_Granted_OFFS 0x5701205#define QIB_7322_Int_Granted_DEF 0x000000000000000012061207#define QIB_7322_vec_clr_without_int_OFFS 0x5781208#define QIB_7322_vec_clr_without_int_DEF 0x000000000000000012091210#define QIB_7322_DCACtrlA_OFFS 0x5801211#define QIB_7322_DCACtrlA_DEF 0x00000000000000001212#define QIB_7322_DCACtrlA_SendDMAHead1DCAEnable_LSB 0x41213#define QIB_7322_DCACtrlA_SendDMAHead1DCAEnable_MSB 0x41214#define QIB_7322_DCACtrlA_SendDMAHead1DCAEnable_RMASK 0x11215#define QIB_7322_DCACtrlA_SendDMAHead0DCAEnable_LSB 0x31216#define QIB_7322_DCACtrlA_SendDMAHead0DCAEnable_MSB 0x31217#define QIB_7322_DCACtrlA_SendDMAHead0DCAEnable_RMASK 0x11218#define QIB_7322_DCACtrlA_RcvTailUpdDCAEnable_LSB 0x21219#define QIB_7322_DCACtrlA_RcvTailUpdDCAEnable_MSB 0x21220#define QIB_7322_DCACtrlA_RcvTailUpdDCAEnable_RMASK 0x11221#define QIB_7322_DCACtrlA_EagerDCAEnable_LSB 0x11222#define QIB_7322_DCACtrlA_EagerDCAEnable_MSB 0x11223#define QIB_7322_DCACtrlA_EagerDCAEnable_RMASK 0x11224#define QIB_7322_DCACtrlA_RcvHdrqDCAEnable_LSB 0x01225#define QIB_7322_DCACtrlA_RcvHdrqDCAEnable_MSB 0x01226#define QIB_7322_DCACtrlA_RcvHdrqDCAEnable_RMASK 0x112271228#define QIB_7322_DCACtrlB_OFFS 0x5881229#define QIB_7322_DCACtrlB_DEF 0x00000000000000001230#define QIB_7322_DCACtrlB_RcvHdrq3DCAXfrCnt_LSB 0x361231#define QIB_7322_DCACtrlB_RcvHdrq3DCAXfrCnt_MSB 0x3B1232#define QIB_7322_DCACtrlB_RcvHdrq3DCAXfrCnt_RMASK 0x3F1233#define QIB_7322_DCACtrlB_RcvHdrq3DCAOPH_LSB 0x2E1234#define QIB_7322_DCACtrlB_RcvHdrq3DCAOPH_MSB 0x351235#define QIB_7322_DCACtrlB_RcvHdrq3DCAOPH_RMASK 0xFF1236#define QIB_7322_DCACtrlB_RcvHdrq2DCAXfrCnt_LSB 0x281237#define QIB_7322_DCACtrlB_RcvHdrq2DCAXfrCnt_MSB 0x2D1238#define QIB_7322_DCACtrlB_RcvHdrq2DCAXfrCnt_RMASK 0x3F1239#define QIB_7322_DCACtrlB_RcvHdrq2DCAOPH_LSB 0x201240#define QIB_7322_DCACtrlB_RcvHdrq2DCAOPH_MSB 0x271241#define QIB_7322_DCACtrlB_RcvHdrq2DCAOPH_RMASK 0xFF1242#define QIB_7322_DCACtrlB_RcvHdrq1DCAXfrCnt_LSB 0x161243#define QIB_7322_DCACtrlB_RcvHdrq1DCAXfrCnt_MSB 0x1B1244#define QIB_7322_DCACtrlB_RcvHdrq1DCAXfrCnt_RMASK 0x3F1245#define QIB_7322_DCACtrlB_RcvHdrq1DCAOPH_LSB 0xE1246#define QIB_7322_DCACtrlB_RcvHdrq1DCAOPH_MSB 0x151247#define QIB_7322_DCACtrlB_RcvHdrq1DCAOPH_RMASK 0xFF1248#define QIB_7322_DCACtrlB_RcvHdrq0DCAXfrCnt_LSB 0x81249#define QIB_7322_DCACtrlB_RcvHdrq0DCAXfrCnt_MSB 0xD1250#define QIB_7322_DCACtrlB_RcvHdrq0DCAXfrCnt_RMASK 0x3F1251#define QIB_7322_DCACtrlB_RcvHdrq0DCAOPH_LSB 0x01252#define QIB_7322_DCACtrlB_RcvHdrq0DCAOPH_MSB 0x71253#define QIB_7322_DCACtrlB_RcvHdrq0DCAOPH_RMASK 0xFF12541255#define QIB_7322_DCACtrlC_OFFS 0x5901256#define QIB_7322_DCACtrlC_DEF 0x00000000000000001257#define QIB_7322_DCACtrlC_RcvHdrq7DCAXfrCnt_LSB 0x361258#define QIB_7322_DCACtrlC_RcvHdrq7DCAXfrCnt_MSB 0x3B1259#define QIB_7322_DCACtrlC_RcvHdrq7DCAXfrCnt_RMASK 0x3F1260#define QIB_7322_DCACtrlC_RcvHdrq7DCAOPH_LSB 0x2E1261#define QIB_7322_DCACtrlC_RcvHdrq7DCAOPH_MSB 0x351262#define QIB_7322_DCACtrlC_RcvHdrq7DCAOPH_RMASK 0xFF1263#define QIB_7322_DCACtrlC_RcvHdrq6DCAXfrCnt_LSB 0x281264#define QIB_7322_DCACtrlC_RcvHdrq6DCAXfrCnt_MSB 0x2D1265#define QIB_7322_DCACtrlC_RcvHdrq6DCAXfrCnt_RMASK 0x3F1266#define QIB_7322_DCACtrlC_RcvHdrq6DCAOPH_LSB 0x201267#define QIB_7322_DCACtrlC_RcvHdrq6DCAOPH_MSB 0x271268#define QIB_7322_DCACtrlC_RcvHdrq6DCAOPH_RMASK 0xFF1269#define QIB_7322_DCACtrlC_RcvHdrq5DCAXfrCnt_LSB 0x161270#define QIB_7322_DCACtrlC_RcvHdrq5DCAXfrCnt_MSB 0x1B1271#define QIB_7322_DCACtrlC_RcvHdrq5DCAXfrCnt_RMASK 0x3F1272#define QIB_7322_DCACtrlC_RcvHdrq5DCAOPH_LSB 0xE1273#define QIB_7322_DCACtrlC_RcvHdrq5DCAOPH_MSB 0x151274#define QIB_7322_DCACtrlC_RcvHdrq5DCAOPH_RMASK 0xFF1275#define QIB_7322_DCACtrlC_RcvHdrq4DCAXfrCnt_LSB 0x81276#define QIB_7322_DCACtrlC_RcvHdrq4DCAXfrCnt_MSB 0xD1277#define QIB_7322_DCACtrlC_RcvHdrq4DCAXfrCnt_RMASK 0x3F1278#define QIB_7322_DCACtrlC_RcvHdrq4DCAOPH_LSB 0x01279#define QIB_7322_DCACtrlC_RcvHdrq4DCAOPH_MSB 0x71280#define QIB_7322_DCACtrlC_RcvHdrq4DCAOPH_RMASK 0xFF12811282#define QIB_7322_DCACtrlD_OFFS 0x5981283#define QIB_7322_DCACtrlD_DEF 0x00000000000000001284#define QIB_7322_DCACtrlD_RcvHdrq11DCAXfrCnt_LSB 0x361285#define QIB_7322_DCACtrlD_RcvHdrq11DCAXfrCnt_MSB 0x3B1286#define QIB_7322_DCACtrlD_RcvHdrq11DCAXfrCnt_RMASK 0x3F1287#define QIB_7322_DCACtrlD_RcvHdrq11DCAOPH_LSB 0x2E1288#define QIB_7322_DCACtrlD_RcvHdrq11DCAOPH_MSB 0x351289#define QIB_7322_DCACtrlD_RcvHdrq11DCAOPH_RMASK 0xFF1290#define QIB_7322_DCACtrlD_RcvHdrq10DCAXfrCnt_LSB 0x281291#define QIB_7322_DCACtrlD_RcvHdrq10DCAXfrCnt_MSB 0x2D1292#define QIB_7322_DCACtrlD_RcvHdrq10DCAXfrCnt_RMASK 0x3F1293#define QIB_7322_DCACtrlD_RcvHdrq10DCAOPH_LSB 0x201294#define QIB_7322_DCACtrlD_RcvHdrq10DCAOPH_MSB 0x271295#define QIB_7322_DCACtrlD_RcvHdrq10DCAOPH_RMASK 0xFF1296#define QIB_7322_DCACtrlD_RcvHdrq9DCAXfrCnt_LSB 0x161297#define QIB_7322_DCACtrlD_RcvHdrq9DCAXfrCnt_MSB 0x1B1298#define QIB_7322_DCACtrlD_RcvHdrq9DCAXfrCnt_RMASK 0x3F1299#define QIB_7322_DCACtrlD_RcvHdrq9DCAOPH_LSB 0xE1300#define QIB_7322_DCACtrlD_RcvHdrq9DCAOPH_MSB 0x151301#define QIB_7322_DCACtrlD_RcvHdrq9DCAOPH_RMASK 0xFF1302#define QIB_7322_DCACtrlD_RcvHdrq8DCAXfrCnt_LSB 0x81303#define QIB_7322_DCACtrlD_RcvHdrq8DCAXfrCnt_MSB 0xD1304#define QIB_7322_DCACtrlD_RcvHdrq8DCAXfrCnt_RMASK 0x3F1305#define QIB_7322_DCACtrlD_RcvHdrq8DCAOPH_LSB 0x01306#define QIB_7322_DCACtrlD_RcvHdrq8DCAOPH_MSB 0x71307#define QIB_7322_DCACtrlD_RcvHdrq8DCAOPH_RMASK 0xFF13081309#define QIB_7322_DCACtrlE_OFFS 0x5A01310#define QIB_7322_DCACtrlE_DEF 0x00000000000000001311#define QIB_7322_DCACtrlE_RcvHdrq15DCAXfrCnt_LSB 0x361312#define QIB_7322_DCACtrlE_RcvHdrq15DCAXfrCnt_MSB 0x3B1313#define QIB_7322_DCACtrlE_RcvHdrq15DCAXfrCnt_RMASK 0x3F1314#define QIB_7322_DCACtrlE_RcvHdrq15DCAOPH_LSB 0x2E1315#define QIB_7322_DCACtrlE_RcvHdrq15DCAOPH_MSB 0x351316#define QIB_7322_DCACtrlE_RcvHdrq15DCAOPH_RMASK 0xFF1317#define QIB_7322_DCACtrlE_RcvHdrq14DCAXfrCnt_LSB 0x281318#define QIB_7322_DCACtrlE_RcvHdrq14DCAXfrCnt_MSB 0x2D1319#define QIB_7322_DCACtrlE_RcvHdrq14DCAXfrCnt_RMASK 0x3F1320#define QIB_7322_DCACtrlE_RcvHdrq14DCAOPH_LSB 0x201321#define QIB_7322_DCACtrlE_RcvHdrq14DCAOPH_MSB 0x271322#define QIB_7322_DCACtrlE_RcvHdrq14DCAOPH_RMASK 0xFF1323#define QIB_7322_DCACtrlE_RcvHdrq13DCAXfrCnt_LSB 0x161324#define QIB_7322_DCACtrlE_RcvHdrq13DCAXfrCnt_MSB 0x1B1325#define QIB_7322_DCACtrlE_RcvHdrq13DCAXfrCnt_RMASK 0x3F1326#define QIB_7322_DCACtrlE_RcvHdrq13DCAOPH_LSB 0xE1327#define QIB_7322_DCACtrlE_RcvHdrq13DCAOPH_MSB 0x151328#define QIB_7322_DCACtrlE_RcvHdrq13DCAOPH_RMASK 0xFF1329#define QIB_7322_DCACtrlE_RcvHdrq12DCAXfrCnt_LSB 0x81330#define QIB_7322_DCACtrlE_RcvHdrq12DCAXfrCnt_MSB 0xD1331#define QIB_7322_DCACtrlE_RcvHdrq12DCAXfrCnt_RMASK 0x3F1332#define QIB_7322_DCACtrlE_RcvHdrq12DCAOPH_LSB 0x01333#define QIB_7322_DCACtrlE_RcvHdrq12DCAOPH_MSB 0x71334#define QIB_7322_DCACtrlE_RcvHdrq12DCAOPH_RMASK 0xFF13351336#define QIB_7322_DCACtrlF_OFFS 0x5A81337#define QIB_7322_DCACtrlF_DEF 0x00000000000000001338#define QIB_7322_DCACtrlF_SendDma1DCAOPH_LSB 0x281339#define QIB_7322_DCACtrlF_SendDma1DCAOPH_MSB 0x2F1340#define QIB_7322_DCACtrlF_SendDma1DCAOPH_RMASK 0xFF1341#define QIB_7322_DCACtrlF_SendDma0DCAOPH_LSB 0x201342#define QIB_7322_DCACtrlF_SendDma0DCAOPH_MSB 0x271343#define QIB_7322_DCACtrlF_SendDma0DCAOPH_RMASK 0xFF1344#define QIB_7322_DCACtrlF_RcvHdrq17DCAXfrCnt_LSB 0x161345#define QIB_7322_DCACtrlF_RcvHdrq17DCAXfrCnt_MSB 0x1B1346#define QIB_7322_DCACtrlF_RcvHdrq17DCAXfrCnt_RMASK 0x3F1347#define QIB_7322_DCACtrlF_RcvHdrq17DCAOPH_LSB 0xE1348#define QIB_7322_DCACtrlF_RcvHdrq17DCAOPH_MSB 0x151349#define QIB_7322_DCACtrlF_RcvHdrq17DCAOPH_RMASK 0xFF1350#define QIB_7322_DCACtrlF_RcvHdrq16DCAXfrCnt_LSB 0x81351#define QIB_7322_DCACtrlF_RcvHdrq16DCAXfrCnt_MSB 0xD1352#define QIB_7322_DCACtrlF_RcvHdrq16DCAXfrCnt_RMASK 0x3F1353#define QIB_7322_DCACtrlF_RcvHdrq16DCAOPH_LSB 0x01354#define QIB_7322_DCACtrlF_RcvHdrq16DCAOPH_MSB 0x71355#define QIB_7322_DCACtrlF_RcvHdrq16DCAOPH_RMASK 0xFF13561357#define QIB_7322_RcvAvailTimeOut0_OFFS 0xC001358#define QIB_7322_RcvAvailTimeOut0_DEF 0x00000000000000001359#define QIB_7322_RcvAvailTimeOut0_RcvAvailTOCount_LSB 0x101360#define QIB_7322_RcvAvailTimeOut0_RcvAvailTOCount_MSB 0x1F1361#define QIB_7322_RcvAvailTimeOut0_RcvAvailTOCount_RMASK 0xFFFF1362#define QIB_7322_RcvAvailTimeOut0_RcvAvailTOReload_LSB 0x01363#define QIB_7322_RcvAvailTimeOut0_RcvAvailTOReload_MSB 0xF1364#define QIB_7322_RcvAvailTimeOut0_RcvAvailTOReload_RMASK 0xFFFF13651366#define QIB_7322_CntrRegBase_0_OFFS 0x10281367#define QIB_7322_CntrRegBase_0_DEF 0x000000000001200013681369#define QIB_7322_ErrMask_0_OFFS 0x10801370#define QIB_7322_ErrMask_0_DEF 0x00000000000000001371#define QIB_7322_ErrMask_0_IBStatusChangedMask_LSB 0x3A1372#define QIB_7322_ErrMask_0_IBStatusChangedMask_MSB 0x3A1373#define QIB_7322_ErrMask_0_IBStatusChangedMask_RMASK 0x11374#define QIB_7322_ErrMask_0_SHeadersErrMask_LSB 0x391375#define QIB_7322_ErrMask_0_SHeadersErrMask_MSB 0x391376#define QIB_7322_ErrMask_0_SHeadersErrMask_RMASK 0x11377#define QIB_7322_ErrMask_0_VL15BufMisuseErrMask_LSB 0x361378#define QIB_7322_ErrMask_0_VL15BufMisuseErrMask_MSB 0x361379#define QIB_7322_ErrMask_0_VL15BufMisuseErrMask_RMASK 0x11380#define QIB_7322_ErrMask_0_SDmaHaltErrMask_LSB 0x311381#define QIB_7322_ErrMask_0_SDmaHaltErrMask_MSB 0x311382#define QIB_7322_ErrMask_0_SDmaHaltErrMask_RMASK 0x11383#define QIB_7322_ErrMask_0_SDmaDescAddrMisalignErrMask_LSB 0x301384#define QIB_7322_ErrMask_0_SDmaDescAddrMisalignErrMask_MSB 0x301385#define QIB_7322_ErrMask_0_SDmaDescAddrMisalignErrMask_RMASK 0x11386#define QIB_7322_ErrMask_0_SDmaUnexpDataErrMask_LSB 0x2F1387#define QIB_7322_ErrMask_0_SDmaUnexpDataErrMask_MSB 0x2F1388#define QIB_7322_ErrMask_0_SDmaUnexpDataErrMask_RMASK 0x11389#define QIB_7322_ErrMask_0_SDmaMissingDwErrMask_LSB 0x2E1390#define QIB_7322_ErrMask_0_SDmaMissingDwErrMask_MSB 0x2E1391#define QIB_7322_ErrMask_0_SDmaMissingDwErrMask_RMASK 0x11392#define QIB_7322_ErrMask_0_SDmaDwEnErrMask_LSB 0x2D1393#define QIB_7322_ErrMask_0_SDmaDwEnErrMask_MSB 0x2D1394#define QIB_7322_ErrMask_0_SDmaDwEnErrMask_RMASK 0x11395#define QIB_7322_ErrMask_0_SDmaRpyTagErrMask_LSB 0x2C1396#define QIB_7322_ErrMask_0_SDmaRpyTagErrMask_MSB 0x2C1397#define QIB_7322_ErrMask_0_SDmaRpyTagErrMask_RMASK 0x11398#define QIB_7322_ErrMask_0_SDma1stDescErrMask_LSB 0x2B1399#define QIB_7322_ErrMask_0_SDma1stDescErrMask_MSB 0x2B1400#define QIB_7322_ErrMask_0_SDma1stDescErrMask_RMASK 0x11401#define QIB_7322_ErrMask_0_SDmaBaseErrMask_LSB 0x2A1402#define QIB_7322_ErrMask_0_SDmaBaseErrMask_MSB 0x2A1403#define QIB_7322_ErrMask_0_SDmaBaseErrMask_RMASK 0x11404#define QIB_7322_ErrMask_0_SDmaTailOutOfBoundErrMask_LSB 0x291405#define QIB_7322_ErrMask_0_SDmaTailOutOfBoundErrMask_MSB 0x291406#define QIB_7322_ErrMask_0_SDmaTailOutOfBoundErrMask_RMASK 0x11407#define QIB_7322_ErrMask_0_SDmaOutOfBoundErrMask_LSB 0x281408#define QIB_7322_ErrMask_0_SDmaOutOfBoundErrMask_MSB 0x281409#define QIB_7322_ErrMask_0_SDmaOutOfBoundErrMask_RMASK 0x11410#define QIB_7322_ErrMask_0_SDmaGenMismatchErrMask_LSB 0x271411#define QIB_7322_ErrMask_0_SDmaGenMismatchErrMask_MSB 0x271412#define QIB_7322_ErrMask_0_SDmaGenMismatchErrMask_RMASK 0x11413#define QIB_7322_ErrMask_0_SendBufMisuseErrMask_LSB 0x261414#define QIB_7322_ErrMask_0_SendBufMisuseErrMask_MSB 0x261415#define QIB_7322_ErrMask_0_SendBufMisuseErrMask_RMASK 0x11416#define QIB_7322_ErrMask_0_SendUnsupportedVLErrMask_LSB 0x251417#define QIB_7322_ErrMask_0_SendUnsupportedVLErrMask_MSB 0x251418#define QIB_7322_ErrMask_0_SendUnsupportedVLErrMask_RMASK 0x11419#define QIB_7322_ErrMask_0_SendUnexpectedPktNumErrMask_LSB 0x241420#define QIB_7322_ErrMask_0_SendUnexpectedPktNumErrMask_MSB 0x241421#define QIB_7322_ErrMask_0_SendUnexpectedPktNumErrMask_RMASK 0x11422#define QIB_7322_ErrMask_0_SendDroppedDataPktErrMask_LSB 0x221423#define QIB_7322_ErrMask_0_SendDroppedDataPktErrMask_MSB 0x221424#define QIB_7322_ErrMask_0_SendDroppedDataPktErrMask_RMASK 0x11425#define QIB_7322_ErrMask_0_SendDroppedSmpPktErrMask_LSB 0x211426#define QIB_7322_ErrMask_0_SendDroppedSmpPktErrMask_MSB 0x211427#define QIB_7322_ErrMask_0_SendDroppedSmpPktErrMask_RMASK 0x11428#define QIB_7322_ErrMask_0_SendPktLenErrMask_LSB 0x201429#define QIB_7322_ErrMask_0_SendPktLenErrMask_MSB 0x201430#define QIB_7322_ErrMask_0_SendPktLenErrMask_RMASK 0x11431#define QIB_7322_ErrMask_0_SendUnderRunErrMask_LSB 0x1F1432#define QIB_7322_ErrMask_0_SendUnderRunErrMask_MSB 0x1F1433#define QIB_7322_ErrMask_0_SendUnderRunErrMask_RMASK 0x11434#define QIB_7322_ErrMask_0_SendMaxPktLenErrMask_LSB 0x1E1435#define QIB_7322_ErrMask_0_SendMaxPktLenErrMask_MSB 0x1E1436#define QIB_7322_ErrMask_0_SendMaxPktLenErrMask_RMASK 0x11437#define QIB_7322_ErrMask_0_SendMinPktLenErrMask_LSB 0x1D1438#define QIB_7322_ErrMask_0_SendMinPktLenErrMask_MSB 0x1D1439#define QIB_7322_ErrMask_0_SendMinPktLenErrMask_RMASK 0x11440#define QIB_7322_ErrMask_0_RcvIBLostLinkErrMask_LSB 0x111441#define QIB_7322_ErrMask_0_RcvIBLostLinkErrMask_MSB 0x111442#define QIB_7322_ErrMask_0_RcvIBLostLinkErrMask_RMASK 0x11443#define QIB_7322_ErrMask_0_RcvHdrErrMask_LSB 0x101444#define QIB_7322_ErrMask_0_RcvHdrErrMask_MSB 0x101445#define QIB_7322_ErrMask_0_RcvHdrErrMask_RMASK 0x11446#define QIB_7322_ErrMask_0_RcvHdrLenErrMask_LSB 0xF1447#define QIB_7322_ErrMask_0_RcvHdrLenErrMask_MSB 0xF1448#define QIB_7322_ErrMask_0_RcvHdrLenErrMask_RMASK 0x11449#define QIB_7322_ErrMask_0_RcvBadTidErrMask_LSB 0xE1450#define QIB_7322_ErrMask_0_RcvBadTidErrMask_MSB 0xE1451#define QIB_7322_ErrMask_0_RcvBadTidErrMask_RMASK 0x11452#define QIB_7322_ErrMask_0_RcvBadVersionErrMask_LSB 0xB1453#define QIB_7322_ErrMask_0_RcvBadVersionErrMask_MSB 0xB1454#define QIB_7322_ErrMask_0_RcvBadVersionErrMask_RMASK 0x11455#define QIB_7322_ErrMask_0_RcvIBFlowErrMask_LSB 0xA1456#define QIB_7322_ErrMask_0_RcvIBFlowErrMask_MSB 0xA1457#define QIB_7322_ErrMask_0_RcvIBFlowErrMask_RMASK 0x11458#define QIB_7322_ErrMask_0_RcvEBPErrMask_LSB 0x91459#define QIB_7322_ErrMask_0_RcvEBPErrMask_MSB 0x91460#define QIB_7322_ErrMask_0_RcvEBPErrMask_RMASK 0x11461#define QIB_7322_ErrMask_0_RcvUnsupportedVLErrMask_LSB 0x81462#define QIB_7322_ErrMask_0_RcvUnsupportedVLErrMask_MSB 0x81463#define QIB_7322_ErrMask_0_RcvUnsupportedVLErrMask_RMASK 0x11464#define QIB_7322_ErrMask_0_RcvUnexpectedCharErrMask_LSB 0x71465#define QIB_7322_ErrMask_0_RcvUnexpectedCharErrMask_MSB 0x71466#define QIB_7322_ErrMask_0_RcvUnexpectedCharErrMask_RMASK 0x11467#define QIB_7322_ErrMask_0_RcvShortPktLenErrMask_LSB 0x61468#define QIB_7322_ErrMask_0_RcvShortPktLenErrMask_MSB 0x61469#define QIB_7322_ErrMask_0_RcvShortPktLenErrMask_RMASK 0x11470#define QIB_7322_ErrMask_0_RcvLongPktLenErrMask_LSB 0x51471#define QIB_7322_ErrMask_0_RcvLongPktLenErrMask_MSB 0x51472#define QIB_7322_ErrMask_0_RcvLongPktLenErrMask_RMASK 0x11473#define QIB_7322_ErrMask_0_RcvMaxPktLenErrMask_LSB 0x41474#define QIB_7322_ErrMask_0_RcvMaxPktLenErrMask_MSB 0x41475#define QIB_7322_ErrMask_0_RcvMaxPktLenErrMask_RMASK 0x11476#define QIB_7322_ErrMask_0_RcvMinPktLenErrMask_LSB 0x31477#define QIB_7322_ErrMask_0_RcvMinPktLenErrMask_MSB 0x31478#define QIB_7322_ErrMask_0_RcvMinPktLenErrMask_RMASK 0x11479#define QIB_7322_ErrMask_0_RcvICRCErrMask_LSB 0x21480#define QIB_7322_ErrMask_0_RcvICRCErrMask_MSB 0x21481#define QIB_7322_ErrMask_0_RcvICRCErrMask_RMASK 0x11482#define QIB_7322_ErrMask_0_RcvVCRCErrMask_LSB 0x11483#define QIB_7322_ErrMask_0_RcvVCRCErrMask_MSB 0x11484#define QIB_7322_ErrMask_0_RcvVCRCErrMask_RMASK 0x11485#define QIB_7322_ErrMask_0_RcvFormatErrMask_LSB 0x01486#define QIB_7322_ErrMask_0_RcvFormatErrMask_MSB 0x01487#define QIB_7322_ErrMask_0_RcvFormatErrMask_RMASK 0x114881489#define QIB_7322_ErrStatus_0_OFFS 0x10881490#define QIB_7322_ErrStatus_0_DEF 0x00000000000000001491#define QIB_7322_ErrStatus_0_IBStatusChanged_LSB 0x3A1492#define QIB_7322_ErrStatus_0_IBStatusChanged_MSB 0x3A1493#define QIB_7322_ErrStatus_0_IBStatusChanged_RMASK 0x11494#define QIB_7322_ErrStatus_0_SHeadersErr_LSB 0x391495#define QIB_7322_ErrStatus_0_SHeadersErr_MSB 0x391496#define QIB_7322_ErrStatus_0_SHeadersErr_RMASK 0x11497#define QIB_7322_ErrStatus_0_VL15BufMisuseErr_LSB 0x361498#define QIB_7322_ErrStatus_0_VL15BufMisuseErr_MSB 0x361499#define QIB_7322_ErrStatus_0_VL15BufMisuseErr_RMASK 0x11500#define QIB_7322_ErrStatus_0_SDmaHaltErr_LSB 0x311501#define QIB_7322_ErrStatus_0_SDmaHaltErr_MSB 0x311502#define QIB_7322_ErrStatus_0_SDmaHaltErr_RMASK 0x11503#define QIB_7322_ErrStatus_0_SDmaDescAddrMisalignErr_LSB 0x301504#define QIB_7322_ErrStatus_0_SDmaDescAddrMisalignErr_MSB 0x301505#define QIB_7322_ErrStatus_0_SDmaDescAddrMisalignErr_RMASK 0x11506#define QIB_7322_ErrStatus_0_SDmaUnexpDataErr_LSB 0x2F1507#define QIB_7322_ErrStatus_0_SDmaUnexpDataErr_MSB 0x2F1508#define QIB_7322_ErrStatus_0_SDmaUnexpDataErr_RMASK 0x11509#define QIB_7322_ErrStatus_0_SDmaMissingDwErr_LSB 0x2E1510#define QIB_7322_ErrStatus_0_SDmaMissingDwErr_MSB 0x2E1511#define QIB_7322_ErrStatus_0_SDmaMissingDwErr_RMASK 0x11512#define QIB_7322_ErrStatus_0_SDmaDwEnErr_LSB 0x2D1513#define QIB_7322_ErrStatus_0_SDmaDwEnErr_MSB 0x2D1514#define QIB_7322_ErrStatus_0_SDmaDwEnErr_RMASK 0x11515#define QIB_7322_ErrStatus_0_SDmaRpyTagErr_LSB 0x2C1516#define QIB_7322_ErrStatus_0_SDmaRpyTagErr_MSB 0x2C1517#define QIB_7322_ErrStatus_0_SDmaRpyTagErr_RMASK 0x11518#define QIB_7322_ErrStatus_0_SDma1stDescErr_LSB 0x2B1519#define QIB_7322_ErrStatus_0_SDma1stDescErr_MSB 0x2B1520#define QIB_7322_ErrStatus_0_SDma1stDescErr_RMASK 0x11521#define QIB_7322_ErrStatus_0_SDmaBaseErr_LSB 0x2A1522#define QIB_7322_ErrStatus_0_SDmaBaseErr_MSB 0x2A1523#define QIB_7322_ErrStatus_0_SDmaBaseErr_RMASK 0x11524#define QIB_7322_ErrStatus_0_SDmaTailOutOfBoundErr_LSB 0x291525#define QIB_7322_ErrStatus_0_SDmaTailOutOfBoundErr_MSB 0x291526#define QIB_7322_ErrStatus_0_SDmaTailOutOfBoundErr_RMASK 0x11527#define QIB_7322_ErrStatus_0_SDmaOutOfBoundErr_LSB 0x281528#define QIB_7322_ErrStatus_0_SDmaOutOfBoundErr_MSB 0x281529#define QIB_7322_ErrStatus_0_SDmaOutOfBoundErr_RMASK 0x11530#define QIB_7322_ErrStatus_0_SDmaGenMismatchErr_LSB 0x271531#define QIB_7322_ErrStatus_0_SDmaGenMismatchErr_MSB 0x271532#define QIB_7322_ErrStatus_0_SDmaGenMismatchErr_RMASK 0x11533#define QIB_7322_ErrStatus_0_SendBufMisuseErr_LSB 0x261534#define QIB_7322_ErrStatus_0_SendBufMisuseErr_MSB 0x261535#define QIB_7322_ErrStatus_0_SendBufMisuseErr_RMASK 0x11536#define QIB_7322_ErrStatus_0_SendUnsupportedVLErr_LSB 0x251537#define QIB_7322_ErrStatus_0_SendUnsupportedVLErr_MSB 0x251538#define QIB_7322_ErrStatus_0_SendUnsupportedVLErr_RMASK 0x11539#define QIB_7322_ErrStatus_0_SendUnexpectedPktNumErr_LSB 0x241540#define QIB_7322_ErrStatus_0_SendUnexpectedPktNumErr_MSB 0x241541#define QIB_7322_ErrStatus_0_SendUnexpectedPktNumErr_RMASK 0x11542#define QIB_7322_ErrStatus_0_SendDroppedDataPktErr_LSB 0x221543#define QIB_7322_ErrStatus_0_SendDroppedDataPktErr_MSB 0x221544#define QIB_7322_ErrStatus_0_SendDroppedDataPktErr_RMASK 0x11545#define QIB_7322_ErrStatus_0_SendDroppedSmpPktErr_LSB 0x211546#define QIB_7322_ErrStatus_0_SendDroppedSmpPktErr_MSB 0x211547#define QIB_7322_ErrStatus_0_SendDroppedSmpPktErr_RMASK 0x11548#define QIB_7322_ErrStatus_0_SendPktLenErr_LSB 0x201549#define QIB_7322_ErrStatus_0_SendPktLenErr_MSB 0x201550#define QIB_7322_ErrStatus_0_SendPktLenErr_RMASK 0x11551#define QIB_7322_ErrStatus_0_SendUnderRunErr_LSB 0x1F1552#define QIB_7322_ErrStatus_0_SendUnderRunErr_MSB 0x1F1553#define QIB_7322_ErrStatus_0_SendUnderRunErr_RMASK 0x11554#define QIB_7322_ErrStatus_0_SendMaxPktLenErr_LSB 0x1E1555#define QIB_7322_ErrStatus_0_SendMaxPktLenErr_MSB 0x1E1556#define QIB_7322_ErrStatus_0_SendMaxPktLenErr_RMASK 0x11557#define QIB_7322_ErrStatus_0_SendMinPktLenErr_LSB 0x1D1558#define QIB_7322_ErrStatus_0_SendMinPktLenErr_MSB 0x1D1559#define QIB_7322_ErrStatus_0_SendMinPktLenErr_RMASK 0x11560#define QIB_7322_ErrStatus_0_RcvIBLostLinkErr_LSB 0x111561#define QIB_7322_ErrStatus_0_RcvIBLostLinkErr_MSB 0x111562#define QIB_7322_ErrStatus_0_RcvIBLostLinkErr_RMASK 0x11563#define QIB_7322_ErrStatus_0_RcvHdrErr_LSB 0x101564#define QIB_7322_ErrStatus_0_RcvHdrErr_MSB 0x101565#define QIB_7322_ErrStatus_0_RcvHdrErr_RMASK 0x11566#define QIB_7322_ErrStatus_0_RcvHdrLenErr_LSB 0xF1567#define QIB_7322_ErrStatus_0_RcvHdrLenErr_MSB 0xF1568#define QIB_7322_ErrStatus_0_RcvHdrLenErr_RMASK 0x11569#define QIB_7322_ErrStatus_0_RcvBadTidErr_LSB 0xE1570#define QIB_7322_ErrStatus_0_RcvBadTidErr_MSB 0xE1571#define QIB_7322_ErrStatus_0_RcvBadTidErr_RMASK 0x11572#define QIB_7322_ErrStatus_0_RcvBadVersionErr_LSB 0xB1573#define QIB_7322_ErrStatus_0_RcvBadVersionErr_MSB 0xB1574#define QIB_7322_ErrStatus_0_RcvBadVersionErr_RMASK 0x11575#define QIB_7322_ErrStatus_0_RcvIBFlowErr_LSB 0xA1576#define QIB_7322_ErrStatus_0_RcvIBFlowErr_MSB 0xA1577#define QIB_7322_ErrStatus_0_RcvIBFlowErr_RMASK 0x11578#define QIB_7322_ErrStatus_0_RcvEBPErr_LSB 0x91579#define QIB_7322_ErrStatus_0_RcvEBPErr_MSB 0x91580#define QIB_7322_ErrStatus_0_RcvEBPErr_RMASK 0x11581#define QIB_7322_ErrStatus_0_RcvUnsupportedVLErr_LSB 0x81582#define QIB_7322_ErrStatus_0_RcvUnsupportedVLErr_MSB 0x81583#define QIB_7322_ErrStatus_0_RcvUnsupportedVLErr_RMASK 0x11584#define QIB_7322_ErrStatus_0_RcvUnexpectedCharErr_LSB 0x71585#define QIB_7322_ErrStatus_0_RcvUnexpectedCharErr_MSB 0x71586#define QIB_7322_ErrStatus_0_RcvUnexpectedCharErr_RMASK 0x11587#define QIB_7322_ErrStatus_0_RcvShortPktLenErr_LSB 0x61588#define QIB_7322_ErrStatus_0_RcvShortPktLenErr_MSB 0x61589#define QIB_7322_ErrStatus_0_RcvShortPktLenErr_RMASK 0x11590#define QIB_7322_ErrStatus_0_RcvLongPktLenErr_LSB 0x51591#define QIB_7322_ErrStatus_0_RcvLongPktLenErr_MSB 0x51592#define QIB_7322_ErrStatus_0_RcvLongPktLenErr_RMASK 0x11593#define QIB_7322_ErrStatus_0_RcvMaxPktLenErr_LSB 0x41594#define QIB_7322_ErrStatus_0_RcvMaxPktLenErr_MSB 0x41595#define QIB_7322_ErrStatus_0_RcvMaxPktLenErr_RMASK 0x11596#define QIB_7322_ErrStatus_0_RcvMinPktLenErr_LSB 0x31597#define QIB_7322_ErrStatus_0_RcvMinPktLenErr_MSB 0x31598#define QIB_7322_ErrStatus_0_RcvMinPktLenErr_RMASK 0x11599#define QIB_7322_ErrStatus_0_RcvICRCErr_LSB 0x21600#define QIB_7322_ErrStatus_0_RcvICRCErr_MSB 0x21601#define QIB_7322_ErrStatus_0_RcvICRCErr_RMASK 0x11602#define QIB_7322_ErrStatus_0_RcvVCRCErr_LSB 0x11603#define QIB_7322_ErrStatus_0_RcvVCRCErr_MSB 0x11604#define QIB_7322_ErrStatus_0_RcvVCRCErr_RMASK 0x11605#define QIB_7322_ErrStatus_0_RcvFormatErr_LSB 0x01606#define QIB_7322_ErrStatus_0_RcvFormatErr_MSB 0x01607#define QIB_7322_ErrStatus_0_RcvFormatErr_RMASK 0x116081609#define QIB_7322_ErrClear_0_OFFS 0x10901610#define QIB_7322_ErrClear_0_DEF 0x00000000000000001611#define QIB_7322_ErrClear_0_IBStatusChangedClear_LSB 0x3A1612#define QIB_7322_ErrClear_0_IBStatusChangedClear_MSB 0x3A1613#define QIB_7322_ErrClear_0_IBStatusChangedClear_RMASK 0x11614#define QIB_7322_ErrClear_0_SHeadersErrClear_LSB 0x391615#define QIB_7322_ErrClear_0_SHeadersErrClear_MSB 0x391616#define QIB_7322_ErrClear_0_SHeadersErrClear_RMASK 0x11617#define QIB_7322_ErrClear_0_VL15BufMisuseErrClear_LSB 0x361618#define QIB_7322_ErrClear_0_VL15BufMisuseErrClear_MSB 0x361619#define QIB_7322_ErrClear_0_VL15BufMisuseErrClear_RMASK 0x11620#define QIB_7322_ErrClear_0_SDmaHaltErrClear_LSB 0x311621#define QIB_7322_ErrClear_0_SDmaHaltErrClear_MSB 0x311622#define QIB_7322_ErrClear_0_SDmaHaltErrClear_RMASK 0x11623#define QIB_7322_ErrClear_0_SDmaDescAddrMisalignErrClear_LSB 0x301624#define QIB_7322_ErrClear_0_SDmaDescAddrMisalignErrClear_MSB 0x301625#define QIB_7322_ErrClear_0_SDmaDescAddrMisalignErrClear_RMASK 0x11626#define QIB_7322_ErrClear_0_SDmaUnexpDataErrClear_LSB 0x2F1627#define QIB_7322_ErrClear_0_SDmaUnexpDataErrClear_MSB 0x2F1628#define QIB_7322_ErrClear_0_SDmaUnexpDataErrClear_RMASK 0x11629#define QIB_7322_ErrClear_0_SDmaMissingDwErrClear_LSB 0x2E1630#define QIB_7322_ErrClear_0_SDmaMissingDwErrClear_MSB 0x2E1631#define QIB_7322_ErrClear_0_SDmaMissingDwErrClear_RMASK 0x11632#define QIB_7322_ErrClear_0_SDmaDwEnErrClear_LSB 0x2D1633#define QIB_7322_ErrClear_0_SDmaDwEnErrClear_MSB 0x2D1634#define QIB_7322_ErrClear_0_SDmaDwEnErrClear_RMASK 0x11635#define QIB_7322_ErrClear_0_SDmaRpyTagErrClear_LSB 0x2C1636#define QIB_7322_ErrClear_0_SDmaRpyTagErrClear_MSB 0x2C1637#define QIB_7322_ErrClear_0_SDmaRpyTagErrClear_RMASK 0x11638#define QIB_7322_ErrClear_0_SDma1stDescErrClear_LSB 0x2B1639#define QIB_7322_ErrClear_0_SDma1stDescErrClear_MSB 0x2B1640#define QIB_7322_ErrClear_0_SDma1stDescErrClear_RMASK 0x11641#define QIB_7322_ErrClear_0_SDmaBaseErrClear_LSB 0x2A1642#define QIB_7322_ErrClear_0_SDmaBaseErrClear_MSB 0x2A1643#define QIB_7322_ErrClear_0_SDmaBaseErrClear_RMASK 0x11644#define QIB_7322_ErrClear_0_SDmaTailOutOfBoundErrClear_LSB 0x291645#define QIB_7322_ErrClear_0_SDmaTailOutOfBoundErrClear_MSB 0x291646#define QIB_7322_ErrClear_0_SDmaTailOutOfBoundErrClear_RMASK 0x11647#define QIB_7322_ErrClear_0_SDmaOutOfBoundErrClear_LSB 0x281648#define QIB_7322_ErrClear_0_SDmaOutOfBoundErrClear_MSB 0x281649#define QIB_7322_ErrClear_0_SDmaOutOfBoundErrClear_RMASK 0x11650#define QIB_7322_ErrClear_0_SDmaGenMismatchErrClear_LSB 0x271651#define QIB_7322_ErrClear_0_SDmaGenMismatchErrClear_MSB 0x271652#define QIB_7322_ErrClear_0_SDmaGenMismatchErrClear_RMASK 0x11653#define QIB_7322_ErrClear_0_SendBufMisuseErrClear_LSB 0x261654#define QIB_7322_ErrClear_0_SendBufMisuseErrClear_MSB 0x261655#define QIB_7322_ErrClear_0_SendBufMisuseErrClear_RMASK 0x11656#define QIB_7322_ErrClear_0_SendUnsupportedVLErrClear_LSB 0x251657#define QIB_7322_ErrClear_0_SendUnsupportedVLErrClear_MSB 0x251658#define QIB_7322_ErrClear_0_SendUnsupportedVLErrClear_RMASK 0x11659#define QIB_7322_ErrClear_0_SendUnexpectedPktNumErrClear_LSB 0x241660#define QIB_7322_ErrClear_0_SendUnexpectedPktNumErrClear_MSB 0x241661#define QIB_7322_ErrClear_0_SendUnexpectedPktNumErrClear_RMASK 0x11662#define QIB_7322_ErrClear_0_SendDroppedDataPktErrClear_LSB 0x221663#define QIB_7322_ErrClear_0_SendDroppedDataPktErrClear_MSB 0x221664#define QIB_7322_ErrClear_0_SendDroppedDataPktErrClear_RMASK 0x11665#define QIB_7322_ErrClear_0_SendDroppedSmpPktErrClear_LSB 0x211666#define QIB_7322_ErrClear_0_SendDroppedSmpPktErrClear_MSB 0x211667#define QIB_7322_ErrClear_0_SendDroppedSmpPktErrClear_RMASK 0x11668#define QIB_7322_ErrClear_0_SendPktLenErrClear_LSB 0x201669#define QIB_7322_ErrClear_0_SendPktLenErrClear_MSB 0x201670#define QIB_7322_ErrClear_0_SendPktLenErrClear_RMASK 0x11671#define QIB_7322_ErrClear_0_SendUnderRunErrClear_LSB 0x1F1672#define QIB_7322_ErrClear_0_SendUnderRunErrClear_MSB 0x1F1673#define QIB_7322_ErrClear_0_SendUnderRunErrClear_RMASK 0x11674#define QIB_7322_ErrClear_0_SendMaxPktLenErrClear_LSB 0x1E1675#define QIB_7322_ErrClear_0_SendMaxPktLenErrClear_MSB 0x1E1676#define QIB_7322_ErrClear_0_SendMaxPktLenErrClear_RMASK 0x11677#define QIB_7322_ErrClear_0_SendMinPktLenErrClear_LSB 0x1D1678#define QIB_7322_ErrClear_0_SendMinPktLenErrClear_MSB 0x1D1679#define QIB_7322_ErrClear_0_SendMinPktLenErrClear_RMASK 0x11680#define QIB_7322_ErrClear_0_RcvIBLostLinkErrClear_LSB 0x111681#define QIB_7322_ErrClear_0_RcvIBLostLinkErrClear_MSB 0x111682#define QIB_7322_ErrClear_0_RcvIBLostLinkErrClear_RMASK 0x11683#define QIB_7322_ErrClear_0_RcvHdrErrClear_LSB 0x101684#define QIB_7322_ErrClear_0_RcvHdrErrClear_MSB 0x101685#define QIB_7322_ErrClear_0_RcvHdrErrClear_RMASK 0x11686#define QIB_7322_ErrClear_0_RcvHdrLenErrClear_LSB 0xF1687#define QIB_7322_ErrClear_0_RcvHdrLenErrClear_MSB 0xF1688#define QIB_7322_ErrClear_0_RcvHdrLenErrClear_RMASK 0x11689#define QIB_7322_ErrClear_0_RcvBadTidErrClear_LSB 0xE1690#define QIB_7322_ErrClear_0_RcvBadTidErrClear_MSB 0xE1691#define QIB_7322_ErrClear_0_RcvBadTidErrClear_RMASK 0x11692#define QIB_7322_ErrClear_0_RcvBadVersionErrClear_LSB 0xB1693#define QIB_7322_ErrClear_0_RcvBadVersionErrClear_MSB 0xB1694#define QIB_7322_ErrClear_0_RcvBadVersionErrClear_RMASK 0x11695#define QIB_7322_ErrClear_0_RcvIBFlowErrClear_LSB 0xA1696#define QIB_7322_ErrClear_0_RcvIBFlowErrClear_MSB 0xA1697#define QIB_7322_ErrClear_0_RcvIBFlowErrClear_RMASK 0x11698#define QIB_7322_ErrClear_0_RcvEBPErrClear_LSB 0x91699#define QIB_7322_ErrClear_0_RcvEBPErrClear_MSB 0x91700#define QIB_7322_ErrClear_0_RcvEBPErrClear_RMASK 0x11701#define QIB_7322_ErrClear_0_RcvUnsupportedVLErrClear_LSB 0x81702#define QIB_7322_ErrClear_0_RcvUnsupportedVLErrClear_MSB 0x81703#define QIB_7322_ErrClear_0_RcvUnsupportedVLErrClear_RMASK 0x11704#define QIB_7322_ErrClear_0_RcvUnexpectedCharErrClear_LSB 0x71705#define QIB_7322_ErrClear_0_RcvUnexpectedCharErrClear_MSB 0x71706#define QIB_7322_ErrClear_0_RcvUnexpectedCharErrClear_RMASK 0x11707#define QIB_7322_ErrClear_0_RcvShortPktLenErrClear_LSB 0x61708#define QIB_7322_ErrClear_0_RcvShortPktLenErrClear_MSB 0x61709#define QIB_7322_ErrClear_0_RcvShortPktLenErrClear_RMASK 0x11710#define QIB_7322_ErrClear_0_RcvLongPktLenErrClear_LSB 0x51711#define QIB_7322_ErrClear_0_RcvLongPktLenErrClear_MSB 0x51712#define QIB_7322_ErrClear_0_RcvLongPktLenErrClear_RMASK 0x11713#define QIB_7322_ErrClear_0_RcvMaxPktLenErrClear_LSB 0x41714#define QIB_7322_ErrClear_0_RcvMaxPktLenErrClear_MSB 0x41715#define QIB_7322_ErrClear_0_RcvMaxPktLenErrClear_RMASK 0x11716#define QIB_7322_ErrClear_0_RcvMinPktLenErrClear_LSB 0x31717#define QIB_7322_ErrClear_0_RcvMinPktLenErrClear_MSB 0x31718#define QIB_7322_ErrClear_0_RcvMinPktLenErrClear_RMASK 0x11719#define QIB_7322_ErrClear_0_RcvICRCErrClear_LSB 0x21720#define QIB_7322_ErrClear_0_RcvICRCErrClear_MSB 0x21721#define QIB_7322_ErrClear_0_RcvICRCErrClear_RMASK 0x11722#define QIB_7322_ErrClear_0_RcvVCRCErrClear_LSB 0x11723#define QIB_7322_ErrClear_0_RcvVCRCErrClear_MSB 0x11724#define QIB_7322_ErrClear_0_RcvVCRCErrClear_RMASK 0x11725#define QIB_7322_ErrClear_0_RcvFormatErrClear_LSB 0x01726#define QIB_7322_ErrClear_0_RcvFormatErrClear_MSB 0x01727#define QIB_7322_ErrClear_0_RcvFormatErrClear_RMASK 0x117281729#define QIB_7322_TXEStatus_0_OFFS 0x10B81730#define QIB_7322_TXEStatus_0_DEF 0x0000000XC00080FF1731#define QIB_7322_TXEStatus_0_TXE_IBC_Idle_LSB 0x1F1732#define QIB_7322_TXEStatus_0_TXE_IBC_Idle_MSB 0x1F1733#define QIB_7322_TXEStatus_0_TXE_IBC_Idle_RMASK 0x11734#define QIB_7322_TXEStatus_0_RmFifoEmpty_LSB 0x1E1735#define QIB_7322_TXEStatus_0_RmFifoEmpty_MSB 0x1E1736#define QIB_7322_TXEStatus_0_RmFifoEmpty_RMASK 0x11737#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL15_LSB 0xF1738#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL15_MSB 0xF1739#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL15_RMASK 0x11740#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL7_LSB 0x71741#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL7_MSB 0x71742#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL7_RMASK 0x11743#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL6_LSB 0x61744#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL6_MSB 0x61745#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL6_RMASK 0x11746#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL5_LSB 0x51747#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL5_MSB 0x51748#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL5_RMASK 0x11749#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL4_LSB 0x41750#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL4_MSB 0x41751#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL4_RMASK 0x11752#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL3_LSB 0x31753#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL3_MSB 0x31754#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL3_RMASK 0x11755#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL2_LSB 0x21756#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL2_MSB 0x21757#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL2_RMASK 0x11758#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL1_LSB 0x11759#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL1_MSB 0x11760#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL1_RMASK 0x11761#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL0_LSB 0x01762#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL0_MSB 0x01763#define QIB_7322_TXEStatus_0_LaFifoEmpty_VL0_RMASK 0x117641765#define QIB_7322_RcvCtrl_0_OFFS 0x11001766#define QIB_7322_RcvCtrl_0_DEF 0x00000000000000001767#define QIB_7322_RcvCtrl_0_RcvResetCredit_LSB 0x2A1768#define QIB_7322_RcvCtrl_0_RcvResetCredit_MSB 0x2A1769#define QIB_7322_RcvCtrl_0_RcvResetCredit_RMASK 0x11770#define QIB_7322_RcvCtrl_0_RcvPartitionKeyDisable_LSB 0x291771#define QIB_7322_RcvCtrl_0_RcvPartitionKeyDisable_MSB 0x291772#define QIB_7322_RcvCtrl_0_RcvPartitionKeyDisable_RMASK 0x11773#define QIB_7322_RcvCtrl_0_RcvQPMapEnable_LSB 0x281774#define QIB_7322_RcvCtrl_0_RcvQPMapEnable_MSB 0x281775#define QIB_7322_RcvCtrl_0_RcvQPMapEnable_RMASK 0x11776#define QIB_7322_RcvCtrl_0_RcvIBPortEnable_LSB 0x271777#define QIB_7322_RcvCtrl_0_RcvIBPortEnable_MSB 0x271778#define QIB_7322_RcvCtrl_0_RcvIBPortEnable_RMASK 0x11779#define QIB_7322_RcvCtrl_0_ContextEnableUser_LSB 0x21780#define QIB_7322_RcvCtrl_0_ContextEnableUser_MSB 0x111781#define QIB_7322_RcvCtrl_0_ContextEnableUser_RMASK 0xFFFF1782#define QIB_7322_RcvCtrl_0_ContextEnableKernel_LSB 0x01783#define QIB_7322_RcvCtrl_0_ContextEnableKernel_MSB 0x01784#define QIB_7322_RcvCtrl_0_ContextEnableKernel_RMASK 0x117851786#define QIB_7322_RcvBTHQP_0_OFFS 0x11081787#define QIB_7322_RcvBTHQP_0_DEF 0x00000000000000001788#define QIB_7322_RcvBTHQP_0_RcvBTHQP_LSB 0x01789#define QIB_7322_RcvBTHQP_0_RcvBTHQP_MSB 0x171790#define QIB_7322_RcvBTHQP_0_RcvBTHQP_RMASK 0xFFFFFF17911792#define QIB_7322_RcvQPMapTableA_0_OFFS 0x11101793#define QIB_7322_RcvQPMapTableA_0_DEF 0x00000000000000001794#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext5_LSB 0x191795#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext5_MSB 0x1D1796#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext5_RMASK 0x1F1797#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext4_LSB 0x141798#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext4_MSB 0x181799#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext4_RMASK 0x1F1800#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext3_LSB 0xF1801#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext3_MSB 0x131802#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext3_RMASK 0x1F1803#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext2_LSB 0xA1804#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext2_MSB 0xE1805#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext2_RMASK 0x1F1806#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext1_LSB 0x51807#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext1_MSB 0x91808#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext1_RMASK 0x1F1809#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext0_LSB 0x01810#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext0_MSB 0x41811#define QIB_7322_RcvQPMapTableA_0_RcvQPMapContext0_RMASK 0x1F18121813#define QIB_7322_RcvQPMapTableB_0_OFFS 0x11181814#define QIB_7322_RcvQPMapTableB_0_DEF 0x00000000000000001815#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext11_LSB 0x191816#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext11_MSB 0x1D1817#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext11_RMASK 0x1F1818#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext10_LSB 0x141819#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext10_MSB 0x181820#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext10_RMASK 0x1F1821#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext9_LSB 0xF1822#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext9_MSB 0x131823#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext9_RMASK 0x1F1824#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext8_LSB 0xA1825#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext8_MSB 0xE1826#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext8_RMASK 0x1F1827#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext7_LSB 0x51828#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext7_MSB 0x91829#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext7_RMASK 0x1F1830#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext6_LSB 0x01831#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext6_MSB 0x41832#define QIB_7322_RcvQPMapTableB_0_RcvQPMapContext6_RMASK 0x1F18331834#define QIB_7322_RcvQPMapTableC_0_OFFS 0x11201835#define QIB_7322_RcvQPMapTableC_0_DEF 0x00000000000000001836#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext17_LSB 0x191837#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext17_MSB 0x1D1838#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext17_RMASK 0x1F1839#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext16_LSB 0x141840#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext16_MSB 0x181841#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext16_RMASK 0x1F1842#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext15_LSB 0xF1843#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext15_MSB 0x131844#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext15_RMASK 0x1F1845#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext14_LSB 0xA1846#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext14_MSB 0xE1847#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext14_RMASK 0x1F1848#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext13_LSB 0x51849#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext13_MSB 0x91850#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext13_RMASK 0x1F1851#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext12_LSB 0x01852#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext12_MSB 0x41853#define QIB_7322_RcvQPMapTableC_0_RcvQPMapContext12_RMASK 0x1F18541855#define QIB_7322_RcvQPMapTableD_0_OFFS 0x11281856#define QIB_7322_RcvQPMapTableD_0_DEF 0x00000000000000001857#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext23_LSB 0x191858#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext23_MSB 0x1D1859#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext23_RMASK 0x1F1860#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext22_LSB 0x141861#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext22_MSB 0x181862#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext22_RMASK 0x1F1863#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext21_LSB 0xF1864#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext21_MSB 0x131865#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext21_RMASK 0x1F1866#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext20_LSB 0xA1867#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext20_MSB 0xE1868#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext20_RMASK 0x1F1869#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext19_LSB 0x51870#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext19_MSB 0x91871#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext19_RMASK 0x1F1872#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext18_LSB 0x01873#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext18_MSB 0x41874#define QIB_7322_RcvQPMapTableD_0_RcvQPMapContext18_RMASK 0x1F18751876#define QIB_7322_RcvQPMapTableE_0_OFFS 0x11301877#define QIB_7322_RcvQPMapTableE_0_DEF 0x00000000000000001878#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext29_LSB 0x191879#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext29_MSB 0x1D1880#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext29_RMASK 0x1F1881#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext28_LSB 0x141882#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext28_MSB 0x181883#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext28_RMASK 0x1F1884#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext27_LSB 0xF1885#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext27_MSB 0x131886#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext27_RMASK 0x1F1887#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext26_LSB 0xA1888#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext26_MSB 0xE1889#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext26_RMASK 0x1F1890#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext25_LSB 0x51891#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext25_MSB 0x91892#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext25_RMASK 0x1F1893#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext24_LSB 0x01894#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext24_MSB 0x41895#define QIB_7322_RcvQPMapTableE_0_RcvQPMapContext24_RMASK 0x1F18961897#define QIB_7322_RcvQPMapTableF_0_OFFS 0x11381898#define QIB_7322_RcvQPMapTableF_0_DEF 0x00000000000000001899#define QIB_7322_RcvQPMapTableF_0_RcvQPMapContext31_LSB 0x51900#define QIB_7322_RcvQPMapTableF_0_RcvQPMapContext31_MSB 0x91901#define QIB_7322_RcvQPMapTableF_0_RcvQPMapContext31_RMASK 0x1F1902#define QIB_7322_RcvQPMapTableF_0_RcvQPMapContext30_LSB 0x01903#define QIB_7322_RcvQPMapTableF_0_RcvQPMapContext30_MSB 0x41904#define QIB_7322_RcvQPMapTableF_0_RcvQPMapContext30_RMASK 0x1F19051906#define QIB_7322_PSStat_0_OFFS 0x11401907#define QIB_7322_PSStat_0_DEF 0x000000000000000019081909#define QIB_7322_PSStart_0_OFFS 0x11481910#define QIB_7322_PSStart_0_DEF 0x000000000000000019111912#define QIB_7322_PSInterval_0_OFFS 0x11501913#define QIB_7322_PSInterval_0_DEF 0x000000000000000019141915#define QIB_7322_RcvStatus_0_OFFS 0x11601916#define QIB_7322_RcvStatus_0_DEF 0x00000000000000001917#define QIB_7322_RcvStatus_0_DmaeqBlockingContext_LSB 0x11918#define QIB_7322_RcvStatus_0_DmaeqBlockingContext_MSB 0x51919#define QIB_7322_RcvStatus_0_DmaeqBlockingContext_RMASK 0x1F1920#define QIB_7322_RcvStatus_0_RxPktInProgress_LSB 0x01921#define QIB_7322_RcvStatus_0_RxPktInProgress_MSB 0x01922#define QIB_7322_RcvStatus_0_RxPktInProgress_RMASK 0x119231924#define QIB_7322_RcvPartitionKey_0_OFFS 0x11681925#define QIB_7322_RcvPartitionKey_0_DEF 0x000000000000000019261927#define QIB_7322_RcvQPMulticastContext_0_OFFS 0x11701928#define QIB_7322_RcvQPMulticastContext_0_DEF 0x00000000000000001929#define QIB_7322_RcvQPMulticastContext_0_RcvQpMcContext_LSB 0x01930#define QIB_7322_RcvQPMulticastContext_0_RcvQpMcContext_MSB 0x41931#define QIB_7322_RcvQPMulticastContext_0_RcvQpMcContext_RMASK 0x1F19321933#define QIB_7322_RcvPktLEDCnt_0_OFFS 0x11781934#define QIB_7322_RcvPktLEDCnt_0_DEF 0x00000000000000001935#define QIB_7322_RcvPktLEDCnt_0_ONperiod_LSB 0x201936#define QIB_7322_RcvPktLEDCnt_0_ONperiod_MSB 0x3F1937#define QIB_7322_RcvPktLEDCnt_0_ONperiod_RMASK 0xFFFFFFFF1938#define QIB_7322_RcvPktLEDCnt_0_OFFperiod_LSB 0x01939#define QIB_7322_RcvPktLEDCnt_0_OFFperiod_MSB 0x1F1940#define QIB_7322_RcvPktLEDCnt_0_OFFperiod_RMASK 0xFFFFFFFF19411942#define QIB_7322_SendDmaIdleCnt_0_OFFS 0x11801943#define QIB_7322_SendDmaIdleCnt_0_DEF 0x00000000000000001944#define QIB_7322_SendDmaIdleCnt_0_SendDmaIdleCnt_LSB 0x01945#define QIB_7322_SendDmaIdleCnt_0_SendDmaIdleCnt_MSB 0xF1946#define QIB_7322_SendDmaIdleCnt_0_SendDmaIdleCnt_RMASK 0xFFFF19471948#define QIB_7322_SendDmaReloadCnt_0_OFFS 0x11881949#define QIB_7322_SendDmaReloadCnt_0_DEF 0x00000000000000001950#define QIB_7322_SendDmaReloadCnt_0_SendDmaReloadCnt_LSB 0x01951#define QIB_7322_SendDmaReloadCnt_0_SendDmaReloadCnt_MSB 0xF1952#define QIB_7322_SendDmaReloadCnt_0_SendDmaReloadCnt_RMASK 0xFFFF19531954#define QIB_7322_SendDmaDescCnt_0_OFFS 0x11901955#define QIB_7322_SendDmaDescCnt_0_DEF 0x00000000000000001956#define QIB_7322_SendDmaDescCnt_0_SendDmaDescCnt_LSB 0x01957#define QIB_7322_SendDmaDescCnt_0_SendDmaDescCnt_MSB 0xF1958#define QIB_7322_SendDmaDescCnt_0_SendDmaDescCnt_RMASK 0xFFFF19591960#define QIB_7322_SendCtrl_0_OFFS 0x11C01961#define QIB_7322_SendCtrl_0_DEF 0x00000000000000001962#define QIB_7322_SendCtrl_0_IBVLArbiterEn_LSB 0xF1963#define QIB_7322_SendCtrl_0_IBVLArbiterEn_MSB 0xF1964#define QIB_7322_SendCtrl_0_IBVLArbiterEn_RMASK 0x11965#define QIB_7322_SendCtrl_0_TxeDrainRmFifo_LSB 0xE1966#define QIB_7322_SendCtrl_0_TxeDrainRmFifo_MSB 0xE1967#define QIB_7322_SendCtrl_0_TxeDrainRmFifo_RMASK 0x11968#define QIB_7322_SendCtrl_0_TxeDrainLaFifo_LSB 0xD1969#define QIB_7322_SendCtrl_0_TxeDrainLaFifo_MSB 0xD1970#define QIB_7322_SendCtrl_0_TxeDrainLaFifo_RMASK 0x11971#define QIB_7322_SendCtrl_0_SDmaHalt_LSB 0xC1972#define QIB_7322_SendCtrl_0_SDmaHalt_MSB 0xC1973#define QIB_7322_SendCtrl_0_SDmaHalt_RMASK 0x11974#define QIB_7322_SendCtrl_0_SDmaEnable_LSB 0xB1975#define QIB_7322_SendCtrl_0_SDmaEnable_MSB 0xB1976#define QIB_7322_SendCtrl_0_SDmaEnable_RMASK 0x11977#define QIB_7322_SendCtrl_0_SDmaSingleDescriptor_LSB 0xA1978#define QIB_7322_SendCtrl_0_SDmaSingleDescriptor_MSB 0xA1979#define QIB_7322_SendCtrl_0_SDmaSingleDescriptor_RMASK 0x11980#define QIB_7322_SendCtrl_0_SDmaIntEnable_LSB 0x91981#define QIB_7322_SendCtrl_0_SDmaIntEnable_MSB 0x91982#define QIB_7322_SendCtrl_0_SDmaIntEnable_RMASK 0x11983#define QIB_7322_SendCtrl_0_SDmaCleanup_LSB 0x81984#define QIB_7322_SendCtrl_0_SDmaCleanup_MSB 0x81985#define QIB_7322_SendCtrl_0_SDmaCleanup_RMASK 0x11986#define QIB_7322_SendCtrl_0_ForceCreditUpToDate_LSB 0x71987#define QIB_7322_SendCtrl_0_ForceCreditUpToDate_MSB 0x71988#define QIB_7322_SendCtrl_0_ForceCreditUpToDate_RMASK 0x11989#define QIB_7322_SendCtrl_0_SendEnable_LSB 0x31990#define QIB_7322_SendCtrl_0_SendEnable_MSB 0x31991#define QIB_7322_SendCtrl_0_SendEnable_RMASK 0x11992#define QIB_7322_SendCtrl_0_TxeBypassIbc_LSB 0x11993#define QIB_7322_SendCtrl_0_TxeBypassIbc_MSB 0x11994#define QIB_7322_SendCtrl_0_TxeBypassIbc_RMASK 0x11995#define QIB_7322_SendCtrl_0_TxeAbortIbc_LSB 0x01996#define QIB_7322_SendCtrl_0_TxeAbortIbc_MSB 0x01997#define QIB_7322_SendCtrl_0_TxeAbortIbc_RMASK 0x119981999#define QIB_7322_SendDmaBase_0_OFFS 0x11F82000#define QIB_7322_SendDmaBase_0_DEF 0x00000000000000002001#define QIB_7322_SendDmaBase_0_SendDmaBase_LSB 0x02002#define QIB_7322_SendDmaBase_0_SendDmaBase_MSB 0x2F2003#define QIB_7322_SendDmaBase_0_SendDmaBase_RMASK 0xFFFFFFFFFFFF20042005#define QIB_7322_SendDmaLenGen_0_OFFS 0x12002006#define QIB_7322_SendDmaLenGen_0_DEF 0x00000000000000002007#define QIB_7322_SendDmaLenGen_0_Generation_LSB 0x102008#define QIB_7322_SendDmaLenGen_0_Generation_MSB 0x122009#define QIB_7322_SendDmaLenGen_0_Generation_RMASK 0x72010#define QIB_7322_SendDmaLenGen_0_Length_LSB 0x02011#define QIB_7322_SendDmaLenGen_0_Length_MSB 0xF2012#define QIB_7322_SendDmaLenGen_0_Length_RMASK 0xFFFF20132014#define QIB_7322_SendDmaTail_0_OFFS 0x12082015#define QIB_7322_SendDmaTail_0_DEF 0x00000000000000002016#define QIB_7322_SendDmaTail_0_SendDmaTail_LSB 0x02017#define QIB_7322_SendDmaTail_0_SendDmaTail_MSB 0xF2018#define QIB_7322_SendDmaTail_0_SendDmaTail_RMASK 0xFFFF20192020#define QIB_7322_SendDmaHead_0_OFFS 0x12102021#define QIB_7322_SendDmaHead_0_DEF 0x00000000000000002022#define QIB_7322_SendDmaHead_0_InternalSendDmaHead_LSB 0x202023#define QIB_7322_SendDmaHead_0_InternalSendDmaHead_MSB 0x2F2024#define QIB_7322_SendDmaHead_0_InternalSendDmaHead_RMASK 0xFFFF2025#define QIB_7322_SendDmaHead_0_SendDmaHead_LSB 0x02026#define QIB_7322_SendDmaHead_0_SendDmaHead_MSB 0xF2027#define QIB_7322_SendDmaHead_0_SendDmaHead_RMASK 0xFFFF20282029#define QIB_7322_SendDmaHeadAddr_0_OFFS 0x12182030#define QIB_7322_SendDmaHeadAddr_0_DEF 0x00000000000000002031#define QIB_7322_SendDmaHeadAddr_0_SendDmaHeadAddr_LSB 0x02032#define QIB_7322_SendDmaHeadAddr_0_SendDmaHeadAddr_MSB 0x2F2033#define QIB_7322_SendDmaHeadAddr_0_SendDmaHeadAddr_RMASK 0xFFFFFFFFFFFF20342035#define QIB_7322_SendDmaBufMask0_0_OFFS 0x12202036#define QIB_7322_SendDmaBufMask0_0_DEF 0x00000000000000002037#define QIB_7322_SendDmaBufMask0_0_BufMask_63_0_LSB 0x02038#define QIB_7322_SendDmaBufMask0_0_BufMask_63_0_MSB 0x3F2039#define QIB_7322_SendDmaBufMask0_0_BufMask_63_0_RMASK 0x020402041#define QIB_7322_SendDmaStatus_0_OFFS 0x12382042#define QIB_7322_SendDmaStatus_0_DEF 0x00000000420000002043#define QIB_7322_SendDmaStatus_0_ScoreBoardDrainInProg_LSB 0x3F2044#define QIB_7322_SendDmaStatus_0_ScoreBoardDrainInProg_MSB 0x3F2045#define QIB_7322_SendDmaStatus_0_ScoreBoardDrainInProg_RMASK 0x12046#define QIB_7322_SendDmaStatus_0_HaltInProg_LSB 0x3E2047#define QIB_7322_SendDmaStatus_0_HaltInProg_MSB 0x3E2048#define QIB_7322_SendDmaStatus_0_HaltInProg_RMASK 0x12049#define QIB_7322_SendDmaStatus_0_InternalSDmaHalt_LSB 0x3D2050#define QIB_7322_SendDmaStatus_0_InternalSDmaHalt_MSB 0x3D2051#define QIB_7322_SendDmaStatus_0_InternalSDmaHalt_RMASK 0x12052#define QIB_7322_SendDmaStatus_0_ScbDescIndex_13_0_LSB 0x2F2053#define QIB_7322_SendDmaStatus_0_ScbDescIndex_13_0_MSB 0x3C2054#define QIB_7322_SendDmaStatus_0_ScbDescIndex_13_0_RMASK 0x3FFF2055#define QIB_7322_SendDmaStatus_0_RpyLowAddr_6_0_LSB 0x282056#define QIB_7322_SendDmaStatus_0_RpyLowAddr_6_0_MSB 0x2E2057#define QIB_7322_SendDmaStatus_0_RpyLowAddr_6_0_RMASK 0x7F2058#define QIB_7322_SendDmaStatus_0_RpyTag_7_0_LSB 0x202059#define QIB_7322_SendDmaStatus_0_RpyTag_7_0_MSB 0x272060#define QIB_7322_SendDmaStatus_0_RpyTag_7_0_RMASK 0xFF2061#define QIB_7322_SendDmaStatus_0_ScbFull_LSB 0x1F2062#define QIB_7322_SendDmaStatus_0_ScbFull_MSB 0x1F2063#define QIB_7322_SendDmaStatus_0_ScbFull_RMASK 0x12064#define QIB_7322_SendDmaStatus_0_ScbEmpty_LSB 0x1E2065#define QIB_7322_SendDmaStatus_0_ScbEmpty_MSB 0x1E2066#define QIB_7322_SendDmaStatus_0_ScbEmpty_RMASK 0x12067#define QIB_7322_SendDmaStatus_0_ScbEntryValid_LSB 0x1D2068#define QIB_7322_SendDmaStatus_0_ScbEntryValid_MSB 0x1D2069#define QIB_7322_SendDmaStatus_0_ScbEntryValid_RMASK 0x12070#define QIB_7322_SendDmaStatus_0_ScbFetchDescFlag_LSB 0x1C2071#define QIB_7322_SendDmaStatus_0_ScbFetchDescFlag_MSB 0x1C2072#define QIB_7322_SendDmaStatus_0_ScbFetchDescFlag_RMASK 0x12073#define QIB_7322_SendDmaStatus_0_SplFifoReadyToGo_LSB 0x1B2074#define QIB_7322_SendDmaStatus_0_SplFifoReadyToGo_MSB 0x1B2075#define QIB_7322_SendDmaStatus_0_SplFifoReadyToGo_RMASK 0x12076#define QIB_7322_SendDmaStatus_0_SplFifoDisarmed_LSB 0x1A2077#define QIB_7322_SendDmaStatus_0_SplFifoDisarmed_MSB 0x1A2078#define QIB_7322_SendDmaStatus_0_SplFifoDisarmed_RMASK 0x12079#define QIB_7322_SendDmaStatus_0_SplFifoEmpty_LSB 0x192080#define QIB_7322_SendDmaStatus_0_SplFifoEmpty_MSB 0x192081#define QIB_7322_SendDmaStatus_0_SplFifoEmpty_RMASK 0x12082#define QIB_7322_SendDmaStatus_0_SplFifoFull_LSB 0x182083#define QIB_7322_SendDmaStatus_0_SplFifoFull_MSB 0x182084#define QIB_7322_SendDmaStatus_0_SplFifoFull_RMASK 0x12085#define QIB_7322_SendDmaStatus_0_SplFifoBufNum_LSB 0x102086#define QIB_7322_SendDmaStatus_0_SplFifoBufNum_MSB 0x172087#define QIB_7322_SendDmaStatus_0_SplFifoBufNum_RMASK 0xFF2088#define QIB_7322_SendDmaStatus_0_SplFifoDescIndex_LSB 0x02089#define QIB_7322_SendDmaStatus_0_SplFifoDescIndex_MSB 0xF2090#define QIB_7322_SendDmaStatus_0_SplFifoDescIndex_RMASK 0xFFFF20912092#define QIB_7322_SendDmaPriorityThld_0_OFFS 0x12582093#define QIB_7322_SendDmaPriorityThld_0_DEF 0x00000000000000002094#define QIB_7322_SendDmaPriorityThld_0_PriorityThreshold_LSB 0x02095#define QIB_7322_SendDmaPriorityThld_0_PriorityThreshold_MSB 0x32096#define QIB_7322_SendDmaPriorityThld_0_PriorityThreshold_RMASK 0xF20972098#define QIB_7322_SendHdrErrSymptom_0_OFFS 0x12602099#define QIB_7322_SendHdrErrSymptom_0_DEF 0x00000000000000002100#define QIB_7322_SendHdrErrSymptom_0_NonKeyPacket_LSB 0x62101#define QIB_7322_SendHdrErrSymptom_0_NonKeyPacket_MSB 0x62102#define QIB_7322_SendHdrErrSymptom_0_NonKeyPacket_RMASK 0x12103#define QIB_7322_SendHdrErrSymptom_0_GRHFail_LSB 0x52104#define QIB_7322_SendHdrErrSymptom_0_GRHFail_MSB 0x52105#define QIB_7322_SendHdrErrSymptom_0_GRHFail_RMASK 0x12106#define QIB_7322_SendHdrErrSymptom_0_PkeyFail_LSB 0x42107#define QIB_7322_SendHdrErrSymptom_0_PkeyFail_MSB 0x42108#define QIB_7322_SendHdrErrSymptom_0_PkeyFail_RMASK 0x12109#define QIB_7322_SendHdrErrSymptom_0_QPFail_LSB 0x32110#define QIB_7322_SendHdrErrSymptom_0_QPFail_MSB 0x32111#define QIB_7322_SendHdrErrSymptom_0_QPFail_RMASK 0x12112#define QIB_7322_SendHdrErrSymptom_0_SLIDFail_LSB 0x22113#define QIB_7322_SendHdrErrSymptom_0_SLIDFail_MSB 0x22114#define QIB_7322_SendHdrErrSymptom_0_SLIDFail_RMASK 0x12115#define QIB_7322_SendHdrErrSymptom_0_RawIPV6_LSB 0x12116#define QIB_7322_SendHdrErrSymptom_0_RawIPV6_MSB 0x12117#define QIB_7322_SendHdrErrSymptom_0_RawIPV6_RMASK 0x12118#define QIB_7322_SendHdrErrSymptom_0_PacketTooSmall_LSB 0x02119#define QIB_7322_SendHdrErrSymptom_0_PacketTooSmall_MSB 0x02120#define QIB_7322_SendHdrErrSymptom_0_PacketTooSmall_RMASK 0x121212122#define QIB_7322_RxCreditVL0_0_OFFS 0x12802123#define QIB_7322_RxCreditVL0_0_DEF 0x00000000000000002124#define QIB_7322_RxCreditVL0_0_RxBufrConsumedVL_LSB 0x102125#define QIB_7322_RxCreditVL0_0_RxBufrConsumedVL_MSB 0x1B2126#define QIB_7322_RxCreditVL0_0_RxBufrConsumedVL_RMASK 0xFFF2127#define QIB_7322_RxCreditVL0_0_RxMaxCreditVL_LSB 0x02128#define QIB_7322_RxCreditVL0_0_RxMaxCreditVL_MSB 0xB2129#define QIB_7322_RxCreditVL0_0_RxMaxCreditVL_RMASK 0xFFF21302131#define QIB_7322_SendDmaBufUsed0_0_OFFS 0x14802132#define QIB_7322_SendDmaBufUsed0_0_DEF 0x00000000000000002133#define QIB_7322_SendDmaBufUsed0_0_BufUsed_63_0_LSB 0x02134#define QIB_7322_SendDmaBufUsed0_0_BufUsed_63_0_MSB 0x3F2135#define QIB_7322_SendDmaBufUsed0_0_BufUsed_63_0_RMASK 0x021362137#define QIB_7322_SendCheckControl_0_OFFS 0x14A82138#define QIB_7322_SendCheckControl_0_DEF 0x00000000000000002139#define QIB_7322_SendCheckControl_0_PKey_En_LSB 0x42140#define QIB_7322_SendCheckControl_0_PKey_En_MSB 0x42141#define QIB_7322_SendCheckControl_0_PKey_En_RMASK 0x12142#define QIB_7322_SendCheckControl_0_BTHQP_En_LSB 0x32143#define QIB_7322_SendCheckControl_0_BTHQP_En_MSB 0x32144#define QIB_7322_SendCheckControl_0_BTHQP_En_RMASK 0x12145#define QIB_7322_SendCheckControl_0_SLID_En_LSB 0x22146#define QIB_7322_SendCheckControl_0_SLID_En_MSB 0x22147#define QIB_7322_SendCheckControl_0_SLID_En_RMASK 0x12148#define QIB_7322_SendCheckControl_0_RawIPV6_En_LSB 0x12149#define QIB_7322_SendCheckControl_0_RawIPV6_En_MSB 0x12150#define QIB_7322_SendCheckControl_0_RawIPV6_En_RMASK 0x12151#define QIB_7322_SendCheckControl_0_PacketTooSmall_En_LSB 0x02152#define QIB_7322_SendCheckControl_0_PacketTooSmall_En_MSB 0x02153#define QIB_7322_SendCheckControl_0_PacketTooSmall_En_RMASK 0x121542155#define QIB_7322_SendIBSLIDMask_0_OFFS 0x14B02156#define QIB_7322_SendIBSLIDMask_0_DEF 0x00000000000000002157#define QIB_7322_SendIBSLIDMask_0_SendIBSLIDMask_15_0_LSB 0x02158#define QIB_7322_SendIBSLIDMask_0_SendIBSLIDMask_15_0_MSB 0xF2159#define QIB_7322_SendIBSLIDMask_0_SendIBSLIDMask_15_0_RMASK 0xFFFF21602161#define QIB_7322_SendIBSLIDAssign_0_OFFS 0x14B82162#define QIB_7322_SendIBSLIDAssign_0_DEF 0x00000000000000002163#define QIB_7322_SendIBSLIDAssign_0_SendIBSLIDAssign_15_0_LSB 0x02164#define QIB_7322_SendIBSLIDAssign_0_SendIBSLIDAssign_15_0_MSB 0xF2165#define QIB_7322_SendIBSLIDAssign_0_SendIBSLIDAssign_15_0_RMASK 0xFFFF21662167#define QIB_7322_IBCStatusA_0_OFFS 0x15402168#define QIB_7322_IBCStatusA_0_DEF 0x0000000000000X022169#define QIB_7322_IBCStatusA_0_TxCreditOk_VL7_LSB 0x272170#define QIB_7322_IBCStatusA_0_TxCreditOk_VL7_MSB 0x272171#define QIB_7322_IBCStatusA_0_TxCreditOk_VL7_RMASK 0x12172#define QIB_7322_IBCStatusA_0_TxCreditOk_VL6_LSB 0x262173#define QIB_7322_IBCStatusA_0_TxCreditOk_VL6_MSB 0x262174#define QIB_7322_IBCStatusA_0_TxCreditOk_VL6_RMASK 0x12175#define QIB_7322_IBCStatusA_0_TxCreditOk_VL5_LSB 0x252176#define QIB_7322_IBCStatusA_0_TxCreditOk_VL5_MSB 0x252177#define QIB_7322_IBCStatusA_0_TxCreditOk_VL5_RMASK 0x12178#define QIB_7322_IBCStatusA_0_TxCreditOk_VL4_LSB 0x242179#define QIB_7322_IBCStatusA_0_TxCreditOk_VL4_MSB 0x242180#define QIB_7322_IBCStatusA_0_TxCreditOk_VL4_RMASK 0x12181#define QIB_7322_IBCStatusA_0_TxCreditOk_VL3_LSB 0x232182#define QIB_7322_IBCStatusA_0_TxCreditOk_VL3_MSB 0x232183#define QIB_7322_IBCStatusA_0_TxCreditOk_VL3_RMASK 0x12184#define QIB_7322_IBCStatusA_0_TxCreditOk_VL2_LSB 0x222185#define QIB_7322_IBCStatusA_0_TxCreditOk_VL2_MSB 0x222186#define QIB_7322_IBCStatusA_0_TxCreditOk_VL2_RMASK 0x12187#define QIB_7322_IBCStatusA_0_TxCreditOk_VL1_LSB 0x212188#define QIB_7322_IBCStatusA_0_TxCreditOk_VL1_MSB 0x212189#define QIB_7322_IBCStatusA_0_TxCreditOk_VL1_RMASK 0x12190#define QIB_7322_IBCStatusA_0_TxCreditOk_VL0_LSB 0x202191#define QIB_7322_IBCStatusA_0_TxCreditOk_VL0_MSB 0x202192#define QIB_7322_IBCStatusA_0_TxCreditOk_VL0_RMASK 0x12193#define QIB_7322_IBCStatusA_0_TxReady_LSB 0x1E2194#define QIB_7322_IBCStatusA_0_TxReady_MSB 0x1E2195#define QIB_7322_IBCStatusA_0_TxReady_RMASK 0x12196#define QIB_7322_IBCStatusA_0_LinkSpeedQDR_LSB 0x1D2197#define QIB_7322_IBCStatusA_0_LinkSpeedQDR_MSB 0x1D2198#define QIB_7322_IBCStatusA_0_LinkSpeedQDR_RMASK 0x12199#define QIB_7322_IBCStatusA_0_ScrambleCapRemote_LSB 0xF2200#define QIB_7322_IBCStatusA_0_ScrambleCapRemote_MSB 0xF2201#define QIB_7322_IBCStatusA_0_ScrambleCapRemote_RMASK 0x12202#define QIB_7322_IBCStatusA_0_ScrambleEn_LSB 0xE2203#define QIB_7322_IBCStatusA_0_ScrambleEn_MSB 0xE2204#define QIB_7322_IBCStatusA_0_ScrambleEn_RMASK 0x12205#define QIB_7322_IBCStatusA_0_IBTxLaneReversed_LSB 0xD2206#define QIB_7322_IBCStatusA_0_IBTxLaneReversed_MSB 0xD2207#define QIB_7322_IBCStatusA_0_IBTxLaneReversed_RMASK 0x12208#define QIB_7322_IBCStatusA_0_IBRxLaneReversed_LSB 0xC2209#define QIB_7322_IBCStatusA_0_IBRxLaneReversed_MSB 0xC2210#define QIB_7322_IBCStatusA_0_IBRxLaneReversed_RMASK 0x12211#define QIB_7322_IBCStatusA_0_DDS_RXEQ_FAIL_LSB 0xA2212#define QIB_7322_IBCStatusA_0_DDS_RXEQ_FAIL_MSB 0xA2213#define QIB_7322_IBCStatusA_0_DDS_RXEQ_FAIL_RMASK 0x12214#define QIB_7322_IBCStatusA_0_LinkWidthActive_LSB 0x92215#define QIB_7322_IBCStatusA_0_LinkWidthActive_MSB 0x92216#define QIB_7322_IBCStatusA_0_LinkWidthActive_RMASK 0x12217#define QIB_7322_IBCStatusA_0_LinkSpeedActive_LSB 0x82218#define QIB_7322_IBCStatusA_0_LinkSpeedActive_MSB 0x82219#define QIB_7322_IBCStatusA_0_LinkSpeedActive_RMASK 0x12220#define QIB_7322_IBCStatusA_0_LinkState_LSB 0x52221#define QIB_7322_IBCStatusA_0_LinkState_MSB 0x72222#define QIB_7322_IBCStatusA_0_LinkState_RMASK 0x72223#define QIB_7322_IBCStatusA_0_LinkTrainingState_LSB 0x02224#define QIB_7322_IBCStatusA_0_LinkTrainingState_MSB 0x42225#define QIB_7322_IBCStatusA_0_LinkTrainingState_RMASK 0x1F22262227#define QIB_7322_IBCStatusB_0_OFFS 0x15482228#define QIB_7322_IBCStatusB_0_DEF 0x00000000XXXXXXXX2229#define QIB_7322_IBCStatusB_0_ibsd_adaptation_timer_debug_LSB 0x272230#define QIB_7322_IBCStatusB_0_ibsd_adaptation_timer_debug_MSB 0x272231#define QIB_7322_IBCStatusB_0_ibsd_adaptation_timer_debug_RMASK 0x12232#define QIB_7322_IBCStatusB_0_ibsd_adaptation_timer_reached_threshold_LSB 0x262233#define QIB_7322_IBCStatusB_0_ibsd_adaptation_timer_reached_threshold_MSB 0x262234#define QIB_7322_IBCStatusB_0_ibsd_adaptation_timer_reached_threshold_RMASK 0x12235#define QIB_7322_IBCStatusB_0_ibsd_adaptation_timer_started_LSB 0x252236#define QIB_7322_IBCStatusB_0_ibsd_adaptation_timer_started_MSB 0x252237#define QIB_7322_IBCStatusB_0_ibsd_adaptation_timer_started_RMASK 0x12238#define QIB_7322_IBCStatusB_0_heartbeat_timed_out_LSB 0x242239#define QIB_7322_IBCStatusB_0_heartbeat_timed_out_MSB 0x242240#define QIB_7322_IBCStatusB_0_heartbeat_timed_out_RMASK 0x12241#define QIB_7322_IBCStatusB_0_heartbeat_crosstalk_LSB 0x202242#define QIB_7322_IBCStatusB_0_heartbeat_crosstalk_MSB 0x232243#define QIB_7322_IBCStatusB_0_heartbeat_crosstalk_RMASK 0xF2244#define QIB_7322_IBCStatusB_0_RxEqLocalDevice_LSB 0x1E2245#define QIB_7322_IBCStatusB_0_RxEqLocalDevice_MSB 0x1F2246#define QIB_7322_IBCStatusB_0_RxEqLocalDevice_RMASK 0x32247#define QIB_7322_IBCStatusB_0_ReqDDSLocalFromRmt_LSB 0x1A2248#define QIB_7322_IBCStatusB_0_ReqDDSLocalFromRmt_MSB 0x1D2249#define QIB_7322_IBCStatusB_0_ReqDDSLocalFromRmt_RMASK 0xF2250#define QIB_7322_IBCStatusB_0_LinkRoundTripLatency_LSB 0x02251#define QIB_7322_IBCStatusB_0_LinkRoundTripLatency_MSB 0x192252#define QIB_7322_IBCStatusB_0_LinkRoundTripLatency_RMASK 0x3FFFFFF22532254#define QIB_7322_IBCCtrlA_0_OFFS 0x15602255#define QIB_7322_IBCCtrlA_0_DEF 0x00000000000000002256#define QIB_7322_IBCCtrlA_0_Loopback_LSB 0x3F2257#define QIB_7322_IBCCtrlA_0_Loopback_MSB 0x3F2258#define QIB_7322_IBCCtrlA_0_Loopback_RMASK 0x12259#define QIB_7322_IBCCtrlA_0_LinkDownDefaultState_LSB 0x3E2260#define QIB_7322_IBCCtrlA_0_LinkDownDefaultState_MSB 0x3E2261#define QIB_7322_IBCCtrlA_0_LinkDownDefaultState_RMASK 0x12262#define QIB_7322_IBCCtrlA_0_IBLinkEn_LSB 0x3D2263#define QIB_7322_IBCCtrlA_0_IBLinkEn_MSB 0x3D2264#define QIB_7322_IBCCtrlA_0_IBLinkEn_RMASK 0x12265#define QIB_7322_IBCCtrlA_0_IBStatIntReductionEn_LSB 0x3C2266#define QIB_7322_IBCCtrlA_0_IBStatIntReductionEn_MSB 0x3C2267#define QIB_7322_IBCCtrlA_0_IBStatIntReductionEn_RMASK 0x12268#define QIB_7322_IBCCtrlA_0_NumVLane_LSB 0x302269#define QIB_7322_IBCCtrlA_0_NumVLane_MSB 0x322270#define QIB_7322_IBCCtrlA_0_NumVLane_RMASK 0x72271#define QIB_7322_IBCCtrlA_0_OverrunThreshold_LSB 0x242272#define QIB_7322_IBCCtrlA_0_OverrunThreshold_MSB 0x272273#define QIB_7322_IBCCtrlA_0_OverrunThreshold_RMASK 0xF2274#define QIB_7322_IBCCtrlA_0_PhyerrThreshold_LSB 0x202275#define QIB_7322_IBCCtrlA_0_PhyerrThreshold_MSB 0x232276#define QIB_7322_IBCCtrlA_0_PhyerrThreshold_RMASK 0xF2277#define QIB_7322_IBCCtrlA_0_MaxPktLen_LSB 0x152278#define QIB_7322_IBCCtrlA_0_MaxPktLen_MSB 0x1F2279#define QIB_7322_IBCCtrlA_0_MaxPktLen_RMASK 0x7FF2280#define QIB_7322_IBCCtrlA_0_LinkCmd_LSB 0x132281#define QIB_7322_IBCCtrlA_0_LinkCmd_MSB 0x142282#define QIB_7322_IBCCtrlA_0_LinkCmd_RMASK 0x32283#define QIB_7322_IBCCtrlA_0_LinkInitCmd_LSB 0x102284#define QIB_7322_IBCCtrlA_0_LinkInitCmd_MSB 0x122285#define QIB_7322_IBCCtrlA_0_LinkInitCmd_RMASK 0x72286#define QIB_7322_IBCCtrlA_0_FlowCtrlWaterMark_LSB 0x82287#define QIB_7322_IBCCtrlA_0_FlowCtrlWaterMark_MSB 0xF2288#define QIB_7322_IBCCtrlA_0_FlowCtrlWaterMark_RMASK 0xFF2289#define QIB_7322_IBCCtrlA_0_FlowCtrlPeriod_LSB 0x02290#define QIB_7322_IBCCtrlA_0_FlowCtrlPeriod_MSB 0x72291#define QIB_7322_IBCCtrlA_0_FlowCtrlPeriod_RMASK 0xFF22922293#define QIB_7322_IBCCtrlB_0_OFFS 0x15682294#define QIB_7322_IBCCtrlB_0_DEF 0x00000000000305FF2295#define QIB_7322_IBCCtrlB_0_IB_DLID_MASK_LSB 0x302296#define QIB_7322_IBCCtrlB_0_IB_DLID_MASK_MSB 0x3F2297#define QIB_7322_IBCCtrlB_0_IB_DLID_MASK_RMASK 0xFFFF2298#define QIB_7322_IBCCtrlB_0_IB_DLID_LSB 0x202299#define QIB_7322_IBCCtrlB_0_IB_DLID_MSB 0x2F2300#define QIB_7322_IBCCtrlB_0_IB_DLID_RMASK 0xFFFF2301#define QIB_7322_IBCCtrlB_0_IB_ENABLE_FILT_DPKT_LSB 0x1B2302#define QIB_7322_IBCCtrlB_0_IB_ENABLE_FILT_DPKT_MSB 0x1B2303#define QIB_7322_IBCCtrlB_0_IB_ENABLE_FILT_DPKT_RMASK 0x12304#define QIB_7322_IBCCtrlB_0_HRTBT_REQ_LSB 0x1A2305#define QIB_7322_IBCCtrlB_0_HRTBT_REQ_MSB 0x1A2306#define QIB_7322_IBCCtrlB_0_HRTBT_REQ_RMASK 0x12307#define QIB_7322_IBCCtrlB_0_HRTBT_PORT_LSB 0x122308#define QIB_7322_IBCCtrlB_0_HRTBT_PORT_MSB 0x192309#define QIB_7322_IBCCtrlB_0_HRTBT_PORT_RMASK 0xFF2310#define QIB_7322_IBCCtrlB_0_HRTBT_AUTO_LSB 0x112311#define QIB_7322_IBCCtrlB_0_HRTBT_AUTO_MSB 0x112312#define QIB_7322_IBCCtrlB_0_HRTBT_AUTO_RMASK 0x12313#define QIB_7322_IBCCtrlB_0_HRTBT_ENB_LSB 0x102314#define QIB_7322_IBCCtrlB_0_HRTBT_ENB_MSB 0x102315#define QIB_7322_IBCCtrlB_0_HRTBT_ENB_RMASK 0x12316#define QIB_7322_IBCCtrlB_0_SD_DDS_LSB 0xC2317#define QIB_7322_IBCCtrlB_0_SD_DDS_MSB 0xF2318#define QIB_7322_IBCCtrlB_0_SD_DDS_RMASK 0xF2319#define QIB_7322_IBCCtrlB_0_SD_DDSV_LSB 0xB2320#define QIB_7322_IBCCtrlB_0_SD_DDSV_MSB 0xB2321#define QIB_7322_IBCCtrlB_0_SD_DDSV_RMASK 0x12322#define QIB_7322_IBCCtrlB_0_SD_ADD_ENB_LSB 0xA2323#define QIB_7322_IBCCtrlB_0_SD_ADD_ENB_MSB 0xA2324#define QIB_7322_IBCCtrlB_0_SD_ADD_ENB_RMASK 0x12325#define QIB_7322_IBCCtrlB_0_SD_RX_EQUAL_ENABLE_LSB 0x92326#define QIB_7322_IBCCtrlB_0_SD_RX_EQUAL_ENABLE_MSB 0x92327#define QIB_7322_IBCCtrlB_0_SD_RX_EQUAL_ENABLE_RMASK 0x12328#define QIB_7322_IBCCtrlB_0_IB_LANE_REV_SUPPORTED_LSB 0x82329#define QIB_7322_IBCCtrlB_0_IB_LANE_REV_SUPPORTED_MSB 0x82330#define QIB_7322_IBCCtrlB_0_IB_LANE_REV_SUPPORTED_RMASK 0x12331#define QIB_7322_IBCCtrlB_0_IB_POLARITY_REV_SUPP_LSB 0x72332#define QIB_7322_IBCCtrlB_0_IB_POLARITY_REV_SUPP_MSB 0x72333#define QIB_7322_IBCCtrlB_0_IB_POLARITY_REV_SUPP_RMASK 0x12334#define QIB_7322_IBCCtrlB_0_IB_NUM_CHANNELS_LSB 0x52335#define QIB_7322_IBCCtrlB_0_IB_NUM_CHANNELS_MSB 0x62336#define QIB_7322_IBCCtrlB_0_IB_NUM_CHANNELS_RMASK 0x32337#define QIB_7322_IBCCtrlB_0_SD_SPEED_QDR_LSB 0x42338#define QIB_7322_IBCCtrlB_0_SD_SPEED_QDR_MSB 0x42339#define QIB_7322_IBCCtrlB_0_SD_SPEED_QDR_RMASK 0x12340#define QIB_7322_IBCCtrlB_0_SD_SPEED_DDR_LSB 0x32341#define QIB_7322_IBCCtrlB_0_SD_SPEED_DDR_MSB 0x32342#define QIB_7322_IBCCtrlB_0_SD_SPEED_DDR_RMASK 0x12343#define QIB_7322_IBCCtrlB_0_SD_SPEED_SDR_LSB 0x22344#define QIB_7322_IBCCtrlB_0_SD_SPEED_SDR_MSB 0x22345#define QIB_7322_IBCCtrlB_0_SD_SPEED_SDR_RMASK 0x12346#define QIB_7322_IBCCtrlB_0_SD_SPEED_LSB 0x12347#define QIB_7322_IBCCtrlB_0_SD_SPEED_MSB 0x12348#define QIB_7322_IBCCtrlB_0_SD_SPEED_RMASK 0x12349#define QIB_7322_IBCCtrlB_0_IB_ENHANCED_MODE_LSB 0x02350#define QIB_7322_IBCCtrlB_0_IB_ENHANCED_MODE_MSB 0x02351#define QIB_7322_IBCCtrlB_0_IB_ENHANCED_MODE_RMASK 0x123522353#define QIB_7322_IBCCtrlC_0_OFFS 0x15702354#define QIB_7322_IBCCtrlC_0_DEF 0x00000000000003012355#define QIB_7322_IBCCtrlC_0_IB_BACK_PORCH_LSB 0x52356#define QIB_7322_IBCCtrlC_0_IB_BACK_PORCH_MSB 0x92357#define QIB_7322_IBCCtrlC_0_IB_BACK_PORCH_RMASK 0x1F2358#define QIB_7322_IBCCtrlC_0_IB_FRONT_PORCH_LSB 0x02359#define QIB_7322_IBCCtrlC_0_IB_FRONT_PORCH_MSB 0x42360#define QIB_7322_IBCCtrlC_0_IB_FRONT_PORCH_RMASK 0x1F23612362#define QIB_7322_HRTBT_GUID_0_OFFS 0x15882363#define QIB_7322_HRTBT_GUID_0_DEF 0x000000000000000023642365#define QIB_7322_IB_SDTEST_IF_TX_0_OFFS 0x15902366#define QIB_7322_IB_SDTEST_IF_TX_0_DEF 0x00000000000000002367#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_RX_CFG_LSB 0x302368#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_RX_CFG_MSB 0x3F2369#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_RX_CFG_RMASK 0xFFFF2370#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_TX_CFG_LSB 0x202371#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_TX_CFG_MSB 0x2F2372#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_TX_CFG_RMASK 0xFFFF2373#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_SPEED_LSB 0xD2374#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_SPEED_MSB 0xF2375#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_SPEED_RMASK 0x72376#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_OPCODE_LSB 0xB2377#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_OPCODE_MSB 0xC2378#define QIB_7322_IB_SDTEST_IF_TX_0_TS_TX_OPCODE_RMASK 0x32379#define QIB_7322_IB_SDTEST_IF_TX_0_CREDIT_CHANGE_LSB 0x42380#define QIB_7322_IB_SDTEST_IF_TX_0_CREDIT_CHANGE_MSB 0x42381#define QIB_7322_IB_SDTEST_IF_TX_0_CREDIT_CHANGE_RMASK 0x12382#define QIB_7322_IB_SDTEST_IF_TX_0_VL_CAP_LSB 0x22383#define QIB_7322_IB_SDTEST_IF_TX_0_VL_CAP_MSB 0x32384#define QIB_7322_IB_SDTEST_IF_TX_0_VL_CAP_RMASK 0x32385#define QIB_7322_IB_SDTEST_IF_TX_0_TS_3_TX_VALID_LSB 0x12386#define QIB_7322_IB_SDTEST_IF_TX_0_TS_3_TX_VALID_MSB 0x12387#define QIB_7322_IB_SDTEST_IF_TX_0_TS_3_TX_VALID_RMASK 0x12388#define QIB_7322_IB_SDTEST_IF_TX_0_TS_T_TX_VALID_LSB 0x02389#define QIB_7322_IB_SDTEST_IF_TX_0_TS_T_TX_VALID_MSB 0x02390#define QIB_7322_IB_SDTEST_IF_TX_0_TS_T_TX_VALID_RMASK 0x123912392#define QIB_7322_IB_SDTEST_IF_RX_0_OFFS 0x15982393#define QIB_7322_IB_SDTEST_IF_RX_0_DEF 0x00000000000000002394#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_RX_CFG_LSB 0x302395#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_RX_CFG_MSB 0x3F2396#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_RX_CFG_RMASK 0xFFFF2397#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_TX_CFG_LSB 0x202398#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_TX_CFG_MSB 0x2F2399#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_TX_CFG_RMASK 0xFFFF2400#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_B_LSB 0x182401#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_B_MSB 0x1F2402#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_B_RMASK 0xFF2403#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_A_LSB 0x102404#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_A_MSB 0x172405#define QIB_7322_IB_SDTEST_IF_RX_0_TS_RX_A_RMASK 0xFF2406#define QIB_7322_IB_SDTEST_IF_RX_0_TS_3_RX_VALID_LSB 0x12407#define QIB_7322_IB_SDTEST_IF_RX_0_TS_3_RX_VALID_MSB 0x12408#define QIB_7322_IB_SDTEST_IF_RX_0_TS_3_RX_VALID_RMASK 0x12409#define QIB_7322_IB_SDTEST_IF_RX_0_TS_T_RX_VALID_LSB 0x02410#define QIB_7322_IB_SDTEST_IF_RX_0_TS_T_RX_VALID_MSB 0x02411#define QIB_7322_IB_SDTEST_IF_RX_0_TS_T_RX_VALID_RMASK 0x124122413#define QIB_7322_IBNCModeCtrl_0_OFFS 0x15B82414#define QIB_7322_IBNCModeCtrl_0_DEF 0x00000000000000002415#define QIB_7322_IBNCModeCtrl_0_ScrambleCapRemoteForce_LSB 0x222416#define QIB_7322_IBNCModeCtrl_0_ScrambleCapRemoteForce_MSB 0x222417#define QIB_7322_IBNCModeCtrl_0_ScrambleCapRemoteForce_RMASK 0x12418#define QIB_7322_IBNCModeCtrl_0_ScrambleCapRemoteMask_LSB 0x212419#define QIB_7322_IBNCModeCtrl_0_ScrambleCapRemoteMask_MSB 0x212420#define QIB_7322_IBNCModeCtrl_0_ScrambleCapRemoteMask_RMASK 0x12421#define QIB_7322_IBNCModeCtrl_0_ScrambleCapLocal_LSB 0x202422#define QIB_7322_IBNCModeCtrl_0_ScrambleCapLocal_MSB 0x202423#define QIB_7322_IBNCModeCtrl_0_ScrambleCapLocal_RMASK 0x12424#define QIB_7322_IBNCModeCtrl_0_TSMCode_TS2_LSB 0x112425#define QIB_7322_IBNCModeCtrl_0_TSMCode_TS2_MSB 0x192426#define QIB_7322_IBNCModeCtrl_0_TSMCode_TS2_RMASK 0x1FF2427#define QIB_7322_IBNCModeCtrl_0_TSMCode_TS1_LSB 0x82428#define QIB_7322_IBNCModeCtrl_0_TSMCode_TS1_MSB 0x102429#define QIB_7322_IBNCModeCtrl_0_TSMCode_TS1_RMASK 0x1FF2430#define QIB_7322_IBNCModeCtrl_0_TSMEnable_ignore_TSM_on_rx_LSB 0x22431#define QIB_7322_IBNCModeCtrl_0_TSMEnable_ignore_TSM_on_rx_MSB 0x22432#define QIB_7322_IBNCModeCtrl_0_TSMEnable_ignore_TSM_on_rx_RMASK 0x12433#define QIB_7322_IBNCModeCtrl_0_TSMEnable_send_TS2_LSB 0x12434#define QIB_7322_IBNCModeCtrl_0_TSMEnable_send_TS2_MSB 0x12435#define QIB_7322_IBNCModeCtrl_0_TSMEnable_send_TS2_RMASK 0x12436#define QIB_7322_IBNCModeCtrl_0_TSMEnable_send_TS1_LSB 0x02437#define QIB_7322_IBNCModeCtrl_0_TSMEnable_send_TS1_MSB 0x02438#define QIB_7322_IBNCModeCtrl_0_TSMEnable_send_TS1_RMASK 0x124392440#define QIB_7322_IBSerdesStatus_0_OFFS 0x15D02441#define QIB_7322_IBSerdesStatus_0_DEF 0x000000000000000024422443#define QIB_7322_IBPCSConfig_0_OFFS 0x15D82444#define QIB_7322_IBPCSConfig_0_DEF 0x00000000000000072445#define QIB_7322_IBPCSConfig_0_link_sync_mask_LSB 0x92446#define QIB_7322_IBPCSConfig_0_link_sync_mask_MSB 0x122447#define QIB_7322_IBPCSConfig_0_link_sync_mask_RMASK 0x3FF2448#define QIB_7322_IBPCSConfig_0_xcv_rreset_LSB 0x22449#define QIB_7322_IBPCSConfig_0_xcv_rreset_MSB 0x22450#define QIB_7322_IBPCSConfig_0_xcv_rreset_RMASK 0x12451#define QIB_7322_IBPCSConfig_0_xcv_treset_LSB 0x12452#define QIB_7322_IBPCSConfig_0_xcv_treset_MSB 0x12453#define QIB_7322_IBPCSConfig_0_xcv_treset_RMASK 0x12454#define QIB_7322_IBPCSConfig_0_tx_rx_reset_LSB 0x02455#define QIB_7322_IBPCSConfig_0_tx_rx_reset_MSB 0x02456#define QIB_7322_IBPCSConfig_0_tx_rx_reset_RMASK 0x124572458#define QIB_7322_IBSerdesCtrl_0_OFFS 0x15E02459#define QIB_7322_IBSerdesCtrl_0_DEF 0x0000000000FFA00F2460#define QIB_7322_IBSerdesCtrl_0_DISABLE_RXLATOFF_QDR_LSB 0x1A2461#define QIB_7322_IBSerdesCtrl_0_DISABLE_RXLATOFF_QDR_MSB 0x1A2462#define QIB_7322_IBSerdesCtrl_0_DISABLE_RXLATOFF_QDR_RMASK 0x12463#define QIB_7322_IBSerdesCtrl_0_DISABLE_RXLATOFF_DDR_LSB 0x192464#define QIB_7322_IBSerdesCtrl_0_DISABLE_RXLATOFF_DDR_MSB 0x192465#define QIB_7322_IBSerdesCtrl_0_DISABLE_RXLATOFF_DDR_RMASK 0x12466#define QIB_7322_IBSerdesCtrl_0_DISABLE_RXLATOFF_SDR_LSB 0x182467#define QIB_7322_IBSerdesCtrl_0_DISABLE_RXLATOFF_SDR_MSB 0x182468#define QIB_7322_IBSerdesCtrl_0_DISABLE_RXLATOFF_SDR_RMASK 0x12469#define QIB_7322_IBSerdesCtrl_0_CHANNEL_RESET_N_LSB 0x142470#define QIB_7322_IBSerdesCtrl_0_CHANNEL_RESET_N_MSB 0x172471#define QIB_7322_IBSerdesCtrl_0_CHANNEL_RESET_N_RMASK 0xF2472#define QIB_7322_IBSerdesCtrl_0_CGMODE_LSB 0x102473#define QIB_7322_IBSerdesCtrl_0_CGMODE_MSB 0x132474#define QIB_7322_IBSerdesCtrl_0_CGMODE_RMASK 0xF2475#define QIB_7322_IBSerdesCtrl_0_IB_LAT_MODE_LSB 0xF2476#define QIB_7322_IBSerdesCtrl_0_IB_LAT_MODE_MSB 0xF2477#define QIB_7322_IBSerdesCtrl_0_IB_LAT_MODE_RMASK 0x12478#define QIB_7322_IBSerdesCtrl_0_RXLOSEN_LSB 0xD2479#define QIB_7322_IBSerdesCtrl_0_RXLOSEN_MSB 0xD2480#define QIB_7322_IBSerdesCtrl_0_RXLOSEN_RMASK 0x12481#define QIB_7322_IBSerdesCtrl_0_LPEN_LSB 0xC2482#define QIB_7322_IBSerdesCtrl_0_LPEN_MSB 0xC2483#define QIB_7322_IBSerdesCtrl_0_LPEN_RMASK 0x12484#define QIB_7322_IBSerdesCtrl_0_PLLPD_LSB 0xB2485#define QIB_7322_IBSerdesCtrl_0_PLLPD_MSB 0xB2486#define QIB_7322_IBSerdesCtrl_0_PLLPD_RMASK 0x12487#define QIB_7322_IBSerdesCtrl_0_TXPD_LSB 0xA2488#define QIB_7322_IBSerdesCtrl_0_TXPD_MSB 0xA2489#define QIB_7322_IBSerdesCtrl_0_TXPD_RMASK 0x12490#define QIB_7322_IBSerdesCtrl_0_RXPD_LSB 0x92491#define QIB_7322_IBSerdesCtrl_0_RXPD_MSB 0x92492#define QIB_7322_IBSerdesCtrl_0_RXPD_RMASK 0x12493#define QIB_7322_IBSerdesCtrl_0_TXIDLE_LSB 0x82494#define QIB_7322_IBSerdesCtrl_0_TXIDLE_MSB 0x82495#define QIB_7322_IBSerdesCtrl_0_TXIDLE_RMASK 0x12496#define QIB_7322_IBSerdesCtrl_0_CMODE_LSB 0x02497#define QIB_7322_IBSerdesCtrl_0_CMODE_MSB 0x62498#define QIB_7322_IBSerdesCtrl_0_CMODE_RMASK 0x7F24992500#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_OFFS 0x16002501#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_DEF 0x00000000000000002502#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_tx_override_deemphasis_select_LSB 0x1F2503#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_tx_override_deemphasis_select_MSB 0x1F2504#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_tx_override_deemphasis_select_RMASK 0x12505#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_reset_tx_deemphasis_override_LSB 0x1E2506#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_reset_tx_deemphasis_override_MSB 0x1E2507#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_reset_tx_deemphasis_override_RMASK 0x12508#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txampcntl_d2a_LSB 0xE2509#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txampcntl_d2a_MSB 0x112510#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txampcntl_d2a_RMASK 0xF2511#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txc0_ena_LSB 0x92512#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txc0_ena_MSB 0xD2513#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txc0_ena_RMASK 0x1F2514#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txcp1_ena_LSB 0x52515#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txcp1_ena_MSB 0x82516#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txcp1_ena_RMASK 0xF2517#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txcn1_xtra_emph0_LSB 0x32518#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txcn1_xtra_emph0_MSB 0x42519#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txcn1_xtra_emph0_RMASK 0x32520#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txcn1_ena_LSB 0x02521#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txcn1_ena_MSB 0x22522#define QIB_7322_IBSD_TX_DEEMPHASIS_OVERRIDE_0_txcn1_ena_RMASK 0x725232524#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_OFFS 0x16402525#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_DEF 0x00000000000000002526#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch3_LSB 0x272527#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch3_MSB 0x272528#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch3_RMASK 0x12529#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch2_LSB 0x262530#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch2_MSB 0x262531#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch2_RMASK 0x12532#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch1_LSB 0x252533#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch1_MSB 0x252534#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch1_RMASK 0x12535#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch0_LSB 0x242536#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch0_MSB 0x242537#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenagain_sdr_ch0_RMASK 0x12538#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch3_LSB 0x232539#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch3_MSB 0x232540#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch3_RMASK 0x12541#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch2_LSB 0x222542#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch2_MSB 0x222543#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch2_RMASK 0x12544#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch1_LSB 0x212545#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch1_MSB 0x212546#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch1_RMASK 0x12547#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch0_LSB 0x202548#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch0_MSB 0x202549#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenale_sdr_ch0_RMASK 0x12550#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch3_LSB 0x182551#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch3_MSB 0x1F2552#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch3_RMASK 0xFF2553#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch2_LSB 0x102554#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch2_MSB 0x172555#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch2_RMASK 0xFF2556#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch1_LSB 0x82557#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch1_MSB 0xF2558#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch1_RMASK 0xFF2559#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch0_LSB 0x02560#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch0_MSB 0x72561#define QIB_7322_ADAPT_DISABLE_STATIC_SDR_0_static_disable_rxenadfe_sdr_ch0_RMASK 0xFF25622563#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_OFFS 0x16482564#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_DEF 0x00000000000000002565#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch3_LSB 0x272566#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch3_MSB 0x272567#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch3_RMASK 0x12568#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch2_LSB 0x262569#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch2_MSB 0x262570#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch2_RMASK 0x12571#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch1_LSB 0x252572#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch1_MSB 0x252573#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch1_RMASK 0x12574#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch0_LSB 0x242575#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch0_MSB 0x242576#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenagain_sdr_ch0_RMASK 0x12577#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch3_LSB 0x232578#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch3_MSB 0x232579#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch3_RMASK 0x12580#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch2_LSB 0x222581#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch2_MSB 0x222582#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch2_RMASK 0x12583#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch1_LSB 0x212584#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch1_MSB 0x212585#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch1_RMASK 0x12586#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch0_LSB 0x202587#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch0_MSB 0x202588#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenale_sdr_ch0_RMASK 0x12589#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch3_LSB 0x182590#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch3_MSB 0x1F2591#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch3_RMASK 0xFF2592#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch2_LSB 0x102593#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch2_MSB 0x172594#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch2_RMASK 0xFF2595#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch1_LSB 0x82596#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch1_MSB 0xF2597#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch1_RMASK 0xFF2598#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch0_LSB 0x02599#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch0_MSB 0x72600#define QIB_7322_ADAPT_DISABLE_DYNAMIC_SDR_0_dyn_disable_rxenadfe_sdr_ch0_RMASK 0xFF26012602#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_OFFS 0x16502603#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_DEF 0x00000000000000002604#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch3_LSB 0x272605#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch3_MSB 0x272606#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch3_RMASK 0x12607#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch2_LSB 0x262608#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch2_MSB 0x262609#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch2_RMASK 0x12610#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch1_LSB 0x252611#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch1_MSB 0x252612#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch1_RMASK 0x12613#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch0_LSB 0x242614#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch0_MSB 0x242615#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenagain_ddr_ch0_RMASK 0x12616#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch3_LSB 0x232617#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch3_MSB 0x232618#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch3_RMASK 0x12619#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch2_LSB 0x222620#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch2_MSB 0x222621#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch2_RMASK 0x12622#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch1_LSB 0x212623#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch1_MSB 0x212624#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch1_RMASK 0x12625#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch0_LSB 0x202626#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch0_MSB 0x202627#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenale_ddr_ch0_RMASK 0x12628#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch3_LSB 0x182629#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch3_MSB 0x1F2630#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch3_RMASK 0xFF2631#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch2_LSB 0x102632#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch2_MSB 0x172633#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch2_RMASK 0xFF2634#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch1_LSB 0x82635#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch1_MSB 0xF2636#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch1_RMASK 0xFF2637#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch0_LSB 0x02638#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch0_MSB 0x72639#define QIB_7322_ADAPT_DISABLE_STATIC_DDR_0_static_disable_rxenadfe_ddr_ch0_RMASK 0xFF26402641#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_OFFS 0x16582642#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_DEF 0x00000000000000002643#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch3_LSB 0x272644#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch3_MSB 0x272645#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch3_RMASK 0x12646#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch2_LSB 0x262647#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch2_MSB 0x262648#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch2_RMASK 0x12649#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch1_LSB 0x252650#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch1_MSB 0x252651#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch1_RMASK 0x12652#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch0_LSB 0x242653#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch0_MSB 0x242654#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenagain_ddr_ch0_RMASK 0x12655#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch3_LSB 0x232656#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch3_MSB 0x232657#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch3_RMASK 0x12658#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch2_LSB 0x222659#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch2_MSB 0x222660#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch2_RMASK 0x12661#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch1_LSB 0x212662#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch1_MSB 0x212663#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch1_RMASK 0x12664#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch0_LSB 0x202665#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch0_MSB 0x202666#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenale_ddr_ch0_RMASK 0x12667#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch3_LSB 0x182668#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch3_MSB 0x1F2669#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch3_RMASK 0xFF2670#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch2_LSB 0x102671#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch2_MSB 0x172672#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch2_RMASK 0xFF2673#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch1_LSB 0x82674#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch1_MSB 0xF2675#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch1_RMASK 0xFF2676#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch0_LSB 0x02677#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch0_MSB 0x72678#define QIB_7322_ADAPT_DISABLE_DYNAMIC_DDR_0_dyn_disable_rxenadfe_ddr_ch0_RMASK 0xFF26792680#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_OFFS 0x16602681#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_DEF 0x00000000000000002682#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch3_LSB 0x272683#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch3_MSB 0x272684#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch3_RMASK 0x12685#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch2_LSB 0x262686#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch2_MSB 0x262687#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch2_RMASK 0x12688#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch1_LSB 0x252689#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch1_MSB 0x252690#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch1_RMASK 0x12691#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch0_LSB 0x242692#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch0_MSB 0x242693#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenagain_qdr_ch0_RMASK 0x12694#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch3_LSB 0x232695#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch3_MSB 0x232696#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch3_RMASK 0x12697#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch2_LSB 0x222698#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch2_MSB 0x222699#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch2_RMASK 0x12700#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch1_LSB 0x212701#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch1_MSB 0x212702#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch1_RMASK 0x12703#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch0_LSB 0x202704#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch0_MSB 0x202705#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenale_qdr_ch0_RMASK 0x12706#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch3_LSB 0x182707#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch3_MSB 0x1F2708#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch3_RMASK 0xFF2709#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch2_LSB 0x102710#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch2_MSB 0x172711#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch2_RMASK 0xFF2712#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch1_LSB 0x82713#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch1_MSB 0xF2714#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch1_RMASK 0xFF2715#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch0_LSB 0x02716#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch0_MSB 0x72717#define QIB_7322_ADAPT_DISABLE_STATIC_QDR_0_static_disable_rxenadfe_qdr_ch0_RMASK 0xFF27182719#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_OFFS 0x16682720#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_DEF 0x00000000000000002721#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch3_LSB 0x272722#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch3_MSB 0x272723#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch3_RMASK 0x12724#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch2_LSB 0x262725#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch2_MSB 0x262726#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch2_RMASK 0x12727#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch1_LSB 0x252728#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch1_MSB 0x252729#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch1_RMASK 0x12730#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch0_LSB 0x242731#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch0_MSB 0x242732#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenagain_qdr_ch0_RMASK 0x12733#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch3_LSB 0x232734#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch3_MSB 0x232735#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch3_RMASK 0x12736#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch2_LSB 0x222737#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch2_MSB 0x222738#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch2_RMASK 0x12739#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch1_LSB 0x212740#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch1_MSB 0x212741#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch1_RMASK 0x12742#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch0_LSB 0x202743#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch0_MSB 0x202744#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenale_qdr_ch0_RMASK 0x12745#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch3_LSB 0x182746#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch3_MSB 0x1F2747#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch3_RMASK 0xFF2748#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch2_LSB 0x102749#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch2_MSB 0x172750#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch2_RMASK 0xFF2751#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch1_LSB 0x82752#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch1_MSB 0xF2753#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch1_RMASK 0xFF2754#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch0_LSB 0x02755#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch0_MSB 0x72756#define QIB_7322_ADAPT_DISABLE_DYNAMIC_QDR_0_dyn_disable_rxenadfe_qdr_ch0_RMASK 0xFF27572758#define QIB_7322_ADAPT_DISABLE_TIMER_THRESHOLD_0_OFFS 0x16702759#define QIB_7322_ADAPT_DISABLE_TIMER_THRESHOLD_0_DEF 0x000000000000000027602761#define QIB_7322_HighPriorityLimit_0_OFFS 0x1BC02762#define QIB_7322_HighPriorityLimit_0_DEF 0x00000000000000002763#define QIB_7322_HighPriorityLimit_0_Limit_LSB 0x02764#define QIB_7322_HighPriorityLimit_0_Limit_MSB 0x72765#define QIB_7322_HighPriorityLimit_0_Limit_RMASK 0xFF27662767#define QIB_7322_LowPriority0_0_OFFS 0x1C002768#define QIB_7322_LowPriority0_0_DEF 0x00000000000000002769#define QIB_7322_LowPriority0_0_VirtualLane_LSB 0x102770#define QIB_7322_LowPriority0_0_VirtualLane_MSB 0x122771#define QIB_7322_LowPriority0_0_VirtualLane_RMASK 0x72772#define QIB_7322_LowPriority0_0_Weight_LSB 0x02773#define QIB_7322_LowPriority0_0_Weight_MSB 0x72774#define QIB_7322_LowPriority0_0_Weight_RMASK 0xFF27752776#define QIB_7322_HighPriority0_0_OFFS 0x1E002777#define QIB_7322_HighPriority0_0_DEF 0x00000000000000002778#define QIB_7322_HighPriority0_0_VirtualLane_LSB 0x102779#define QIB_7322_HighPriority0_0_VirtualLane_MSB 0x122780#define QIB_7322_HighPriority0_0_VirtualLane_RMASK 0x72781#define QIB_7322_HighPriority0_0_Weight_LSB 0x02782#define QIB_7322_HighPriority0_0_Weight_MSB 0x72783#define QIB_7322_HighPriority0_0_Weight_RMASK 0xFF27842785#define QIB_7322_CntrRegBase_1_OFFS 0x20282786#define QIB_7322_CntrRegBase_1_DEF 0x000000000001300027872788#define QIB_7322_RcvQPMulticastContext_1_OFFS 0x217027892790#define QIB_7322_SendCtrl_1_OFFS 0x21C027912792#define QIB_7322_SendBufAvail0_OFFS 0x30002793#define QIB_7322_SendBufAvail0_DEF 0x00000000000000002794#define QIB_7322_SendBufAvail0_SendBuf_31_0_LSB 0x02795#define QIB_7322_SendBufAvail0_SendBuf_31_0_MSB 0x3F2796#define QIB_7322_SendBufAvail0_SendBuf_31_0_RMASK 0x027972798#define QIB_7322_MsixTable_OFFS 0x80002799#define QIB_7322_MsixTable_DEF 0x000000000000000028002801#define QIB_7322_MsixPba_OFFS 0x90002802#define QIB_7322_MsixPba_DEF 0x000000000000000028032804#define QIB_7322_LAMemory_OFFS 0xA0002805#define QIB_7322_LAMemory_DEF 0x000000000000000028062807#define QIB_7322_LBIntCnt_OFFS 0x110002808#define QIB_7322_LBIntCnt_DEF 0x000000000000000028092810#define QIB_7322_LBFlowStallCnt_OFFS 0x110082811#define QIB_7322_LBFlowStallCnt_DEF 0x000000000000000028122813#define QIB_7322_RxTIDFullErrCnt_OFFS 0x110D02814#define QIB_7322_RxTIDFullErrCnt_DEF 0x000000000000000028152816#define QIB_7322_RxTIDValidErrCnt_OFFS 0x110D82817#define QIB_7322_RxTIDValidErrCnt_DEF 0x000000000000000028182819#define QIB_7322_RxP0HdrEgrOvflCnt_OFFS 0x110E82820#define QIB_7322_RxP0HdrEgrOvflCnt_DEF 0x000000000000000028212822#define QIB_7322_PcieRetryBufDiagQwordCnt_OFFS 0x111A02823#define QIB_7322_PcieRetryBufDiagQwordCnt_DEF 0x000000000000000028242825#define QIB_7322_RxTidFlowDropCnt_OFFS 0x111E02826#define QIB_7322_RxTidFlowDropCnt_DEF 0x000000000000000028272828#define QIB_7322_LBIntCnt_0_OFFS 0x120002829#define QIB_7322_LBIntCnt_0_DEF 0x000000000000000028302831#define QIB_7322_TxCreditUpToDateTimeOut_0_OFFS 0x120082832#define QIB_7322_TxCreditUpToDateTimeOut_0_DEF 0x000000000000000028332834#define QIB_7322_TxSDmaDescCnt_0_OFFS 0x120102835#define QIB_7322_TxSDmaDescCnt_0_DEF 0x000000000000000028362837#define QIB_7322_TxUnsupVLErrCnt_0_OFFS 0x120182838#define QIB_7322_TxUnsupVLErrCnt_0_DEF 0x000000000000000028392840#define QIB_7322_TxDataPktCnt_0_OFFS 0x120202841#define QIB_7322_TxDataPktCnt_0_DEF 0x000000000000000028422843#define QIB_7322_TxFlowPktCnt_0_OFFS 0x120282844#define QIB_7322_TxFlowPktCnt_0_DEF 0x000000000000000028452846#define QIB_7322_TxDwordCnt_0_OFFS 0x120302847#define QIB_7322_TxDwordCnt_0_DEF 0x000000000000000028482849#define QIB_7322_TxLenErrCnt_0_OFFS 0x120382850#define QIB_7322_TxLenErrCnt_0_DEF 0x000000000000000028512852#define QIB_7322_TxMaxMinLenErrCnt_0_OFFS 0x120402853#define QIB_7322_TxMaxMinLenErrCnt_0_DEF 0x000000000000000028542855#define QIB_7322_TxUnderrunCnt_0_OFFS 0x120482856#define QIB_7322_TxUnderrunCnt_0_DEF 0x000000000000000028572858#define QIB_7322_TxFlowStallCnt_0_OFFS 0x120502859#define QIB_7322_TxFlowStallCnt_0_DEF 0x000000000000000028602861#define QIB_7322_TxDroppedPktCnt_0_OFFS 0x120582862#define QIB_7322_TxDroppedPktCnt_0_DEF 0x000000000000000028632864#define QIB_7322_RxDroppedPktCnt_0_OFFS 0x120602865#define QIB_7322_RxDroppedPktCnt_0_DEF 0x000000000000000028662867#define QIB_7322_RxDataPktCnt_0_OFFS 0x120682868#define QIB_7322_RxDataPktCnt_0_DEF 0x000000000000000028692870#define QIB_7322_RxFlowPktCnt_0_OFFS 0x120702871#define QIB_7322_RxFlowPktCnt_0_DEF 0x000000000000000028722873#define QIB_7322_RxDwordCnt_0_OFFS 0x120782874#define QIB_7322_RxDwordCnt_0_DEF 0x000000000000000028752876#define QIB_7322_RxLenErrCnt_0_OFFS 0x120802877#define QIB_7322_RxLenErrCnt_0_DEF 0x000000000000000028782879#define QIB_7322_RxMaxMinLenErrCnt_0_OFFS 0x120882880#define QIB_7322_RxMaxMinLenErrCnt_0_DEF 0x000000000000000028812882#define QIB_7322_RxICRCErrCnt_0_OFFS 0x120902883#define QIB_7322_RxICRCErrCnt_0_DEF 0x000000000000000028842885#define QIB_7322_RxVCRCErrCnt_0_OFFS 0x120982886#define QIB_7322_RxVCRCErrCnt_0_DEF 0x000000000000000028872888#define QIB_7322_RxFlowCtrlViolCnt_0_OFFS 0x120A02889#define QIB_7322_RxFlowCtrlViolCnt_0_DEF 0x000000000000000028902891#define QIB_7322_RxVersionErrCnt_0_OFFS 0x120A82892#define QIB_7322_RxVersionErrCnt_0_DEF 0x000000000000000028932894#define QIB_7322_RxLinkMalformCnt_0_OFFS 0x120B02895#define QIB_7322_RxLinkMalformCnt_0_DEF 0x000000000000000028962897#define QIB_7322_RxEBPCnt_0_OFFS 0x120B82898#define QIB_7322_RxEBPCnt_0_DEF 0x000000000000000028992900#define QIB_7322_RxLPCRCErrCnt_0_OFFS 0x120C02901#define QIB_7322_RxLPCRCErrCnt_0_DEF 0x000000000000000029022903#define QIB_7322_RxBufOvflCnt_0_OFFS 0x120C82904#define QIB_7322_RxBufOvflCnt_0_DEF 0x000000000000000029052906#define QIB_7322_RxLenTruncateCnt_0_OFFS 0x120D02907#define QIB_7322_RxLenTruncateCnt_0_DEF 0x000000000000000029082909#define QIB_7322_RxPKeyMismatchCnt_0_OFFS 0x120E02910#define QIB_7322_RxPKeyMismatchCnt_0_DEF 0x000000000000000029112912#define QIB_7322_IBLinkDownedCnt_0_OFFS 0x121802913#define QIB_7322_IBLinkDownedCnt_0_DEF 0x000000000000000029142915#define QIB_7322_IBSymbolErrCnt_0_OFFS 0x121882916#define QIB_7322_IBSymbolErrCnt_0_DEF 0x000000000000000029172918#define QIB_7322_IBStatusChangeCnt_0_OFFS 0x121902919#define QIB_7322_IBStatusChangeCnt_0_DEF 0x000000000000000029202921#define QIB_7322_IBLinkErrRecoveryCnt_0_OFFS 0x121982922#define QIB_7322_IBLinkErrRecoveryCnt_0_DEF 0x000000000000000029232924#define QIB_7322_ExcessBufferOvflCnt_0_OFFS 0x121A82925#define QIB_7322_ExcessBufferOvflCnt_0_DEF 0x000000000000000029262927#define QIB_7322_LocalLinkIntegrityErrCnt_0_OFFS 0x121B02928#define QIB_7322_LocalLinkIntegrityErrCnt_0_DEF 0x000000000000000029292930#define QIB_7322_RxVlErrCnt_0_OFFS 0x121B82931#define QIB_7322_RxVlErrCnt_0_DEF 0x000000000000000029322933#define QIB_7322_RxDlidFltrCnt_0_OFFS 0x121C02934#define QIB_7322_RxDlidFltrCnt_0_DEF 0x000000000000000029352936#define QIB_7322_RxVL15DroppedPktCnt_0_OFFS 0x121C82937#define QIB_7322_RxVL15DroppedPktCnt_0_DEF 0x000000000000000029382939#define QIB_7322_RxOtherLocalPhyErrCnt_0_OFFS 0x121D02940#define QIB_7322_RxOtherLocalPhyErrCnt_0_DEF 0x000000000000000029412942#define QIB_7322_RxQPInvalidContextCnt_0_OFFS 0x121D82943#define QIB_7322_RxQPInvalidContextCnt_0_DEF 0x000000000000000029442945#define QIB_7322_TxHeadersErrCnt_0_OFFS 0x121F82946#define QIB_7322_TxHeadersErrCnt_0_DEF 0x000000000000000029472948#define QIB_7322_PSRcvDataCount_0_OFFS 0x122182949#define QIB_7322_PSRcvDataCount_0_DEF 0x000000000000000029502951#define QIB_7322_PSRcvPktsCount_0_OFFS 0x122202952#define QIB_7322_PSRcvPktsCount_0_DEF 0x000000000000000029532954#define QIB_7322_PSXmitDataCount_0_OFFS 0x122282955#define QIB_7322_PSXmitDataCount_0_DEF 0x000000000000000029562957#define QIB_7322_PSXmitPktsCount_0_OFFS 0x122302958#define QIB_7322_PSXmitPktsCount_0_DEF 0x000000000000000029592960#define QIB_7322_PSXmitWaitCount_0_OFFS 0x122382961#define QIB_7322_PSXmitWaitCount_0_DEF 0x000000000000000029622963#define QIB_7322_LBIntCnt_1_OFFS 0x130002964#define QIB_7322_LBIntCnt_1_DEF 0x000000000000000029652966#define QIB_7322_TxCreditUpToDateTimeOut_1_OFFS 0x130082967#define QIB_7322_TxCreditUpToDateTimeOut_1_DEF 0x000000000000000029682969#define QIB_7322_TxSDmaDescCnt_1_OFFS 0x130102970#define QIB_7322_TxSDmaDescCnt_1_DEF 0x000000000000000029712972#define QIB_7322_TxUnsupVLErrCnt_1_OFFS 0x130182973#define QIB_7322_TxUnsupVLErrCnt_1_DEF 0x000000000000000029742975#define QIB_7322_TxDataPktCnt_1_OFFS 0x130202976#define QIB_7322_TxDataPktCnt_1_DEF 0x000000000000000029772978#define QIB_7322_TxFlowPktCnt_1_OFFS 0x130282979#define QIB_7322_TxFlowPktCnt_1_DEF 0x000000000000000029802981#define QIB_7322_TxDwordCnt_1_OFFS 0x130302982#define QIB_7322_TxDwordCnt_1_DEF 0x000000000000000029832984#define QIB_7322_TxLenErrCnt_1_OFFS 0x130382985#define QIB_7322_TxLenErrCnt_1_DEF 0x000000000000000029862987#define QIB_7322_TxMaxMinLenErrCnt_1_OFFS 0x130402988#define QIB_7322_TxMaxMinLenErrCnt_1_DEF 0x000000000000000029892990#define QIB_7322_TxUnderrunCnt_1_OFFS 0x130482991#define QIB_7322_TxUnderrunCnt_1_DEF 0x000000000000000029922993#define QIB_7322_TxFlowStallCnt_1_OFFS 0x130502994#define QIB_7322_TxFlowStallCnt_1_DEF 0x000000000000000029952996#define QIB_7322_TxDroppedPktCnt_1_OFFS 0x130582997#define QIB_7322_TxDroppedPktCnt_1_DEF 0x000000000000000029982999#define QIB_7322_RxDroppedPktCnt_1_OFFS 0x130603000#define QIB_7322_RxDroppedPktCnt_1_DEF 0x000000000000000030013002#define QIB_7322_RxDataPktCnt_1_OFFS 0x130683003#define QIB_7322_RxDataPktCnt_1_DEF 0x000000000000000030043005#define QIB_7322_RxFlowPktCnt_1_OFFS 0x130703006#define QIB_7322_RxFlowPktCnt_1_DEF 0x000000000000000030073008#define QIB_7322_RxDwordCnt_1_OFFS 0x130783009#define QIB_7322_RxDwordCnt_1_DEF 0x000000000000000030103011#define QIB_7322_RxLenErrCnt_1_OFFS 0x130803012#define QIB_7322_RxLenErrCnt_1_DEF 0x000000000000000030133014#define QIB_7322_RxMaxMinLenErrCnt_1_OFFS 0x130883015#define QIB_7322_RxMaxMinLenErrCnt_1_DEF 0x000000000000000030163017#define QIB_7322_RxICRCErrCnt_1_OFFS 0x130903018#define QIB_7322_RxICRCErrCnt_1_DEF 0x000000000000000030193020#define QIB_7322_RxVCRCErrCnt_1_OFFS 0x130983021#define QIB_7322_RxVCRCErrCnt_1_DEF 0x000000000000000030223023#define QIB_7322_RxFlowCtrlViolCnt_1_OFFS 0x130A03024#define QIB_7322_RxFlowCtrlViolCnt_1_DEF 0x000000000000000030253026#define QIB_7322_RxVersionErrCnt_1_OFFS 0x130A83027#define QIB_7322_RxVersionErrCnt_1_DEF 0x000000000000000030283029#define QIB_7322_RxLinkMalformCnt_1_OFFS 0x130B03030#define QIB_7322_RxLinkMalformCnt_1_DEF 0x000000000000000030313032#define QIB_7322_RxEBPCnt_1_OFFS 0x130B83033#define QIB_7322_RxEBPCnt_1_DEF 0x000000000000000030343035#define QIB_7322_RxLPCRCErrCnt_1_OFFS 0x130C03036#define QIB_7322_RxLPCRCErrCnt_1_DEF 0x000000000000000030373038#define QIB_7322_RxBufOvflCnt_1_OFFS 0x130C83039#define QIB_7322_RxBufOvflCnt_1_DEF 0x000000000000000030403041#define QIB_7322_RxLenTruncateCnt_1_OFFS 0x130D03042#define QIB_7322_RxLenTruncateCnt_1_DEF 0x000000000000000030433044#define QIB_7322_RxPKeyMismatchCnt_1_OFFS 0x130E03045#define QIB_7322_RxPKeyMismatchCnt_1_DEF 0x000000000000000030463047#define QIB_7322_IBLinkDownedCnt_1_OFFS 0x131803048#define QIB_7322_IBLinkDownedCnt_1_DEF 0x000000000000000030493050#define QIB_7322_IBSymbolErrCnt_1_OFFS 0x131883051#define QIB_7322_IBSymbolErrCnt_1_DEF 0x000000000000000030523053#define QIB_7322_IBStatusChangeCnt_1_OFFS 0x131903054#define QIB_7322_IBStatusChangeCnt_1_DEF 0x000000000000000030553056#define QIB_7322_IBLinkErrRecoveryCnt_1_OFFS 0x131983057#define QIB_7322_IBLinkErrRecoveryCnt_1_DEF 0x000000000000000030583059#define QIB_7322_ExcessBufferOvflCnt_1_OFFS 0x131A83060#define QIB_7322_ExcessBufferOvflCnt_1_DEF 0x000000000000000030613062#define QIB_7322_LocalLinkIntegrityErrCnt_1_OFFS 0x131B03063#define QIB_7322_LocalLinkIntegrityErrCnt_1_DEF 0x000000000000000030643065#define QIB_7322_RxVlErrCnt_1_OFFS 0x131B83066#define QIB_7322_RxVlErrCnt_1_DEF 0x000000000000000030673068#define QIB_7322_RxDlidFltrCnt_1_OFFS 0x131C03069#define QIB_7322_RxDlidFltrCnt_1_DEF 0x000000000000000030703071#define QIB_7322_RxVL15DroppedPktCnt_1_OFFS 0x131C83072#define QIB_7322_RxVL15DroppedPktCnt_1_DEF 0x000000000000000030733074#define QIB_7322_RxOtherLocalPhyErrCnt_1_OFFS 0x131D03075#define QIB_7322_RxOtherLocalPhyErrCnt_1_DEF 0x000000000000000030763077#define QIB_7322_RxQPInvalidContextCnt_1_OFFS 0x131D83078#define QIB_7322_RxQPInvalidContextCnt_1_DEF 0x000000000000000030793080#define QIB_7322_TxHeadersErrCnt_1_OFFS 0x131F83081#define QIB_7322_TxHeadersErrCnt_1_DEF 0x000000000000000030823083#define QIB_7322_PSRcvDataCount_1_OFFS 0x132183084#define QIB_7322_PSRcvDataCount_1_DEF 0x000000000000000030853086#define QIB_7322_PSRcvPktsCount_1_OFFS 0x132203087#define QIB_7322_PSRcvPktsCount_1_DEF 0x000000000000000030883089#define QIB_7322_PSXmitDataCount_1_OFFS 0x132283090#define QIB_7322_PSXmitDataCount_1_DEF 0x000000000000000030913092#define QIB_7322_PSXmitPktsCount_1_OFFS 0x132303093#define QIB_7322_PSXmitPktsCount_1_DEF 0x000000000000000030943095#define QIB_7322_PSXmitWaitCount_1_OFFS 0x132383096#define QIB_7322_PSXmitWaitCount_1_DEF 0x000000000000000030973098#define QIB_7322_RcvEgrArray_OFFS 0x140003099#define QIB_7322_RcvEgrArray_DEF 0x00000000000000003100#define QIB_7322_RcvEgrArray_RT_BufSize_LSB 0x253101#define QIB_7322_RcvEgrArray_RT_BufSize_MSB 0x273102#define QIB_7322_RcvEgrArray_RT_BufSize_RMASK 0x73103#define QIB_7322_RcvEgrArray_RT_Addr_LSB 0x03104#define QIB_7322_RcvEgrArray_RT_Addr_MSB 0x243105#define QIB_7322_RcvEgrArray_RT_Addr_RMASK 0x1FFFFFFFFF31063107#define QIB_7322_RcvTIDArray0_OFFS 0x500003108#define QIB_7322_RcvTIDArray0_DEF 0x00000000000000003109#define QIB_7322_RcvTIDArray0_RT_BufSize_LSB 0x253110#define QIB_7322_RcvTIDArray0_RT_BufSize_MSB 0x273111#define QIB_7322_RcvTIDArray0_RT_BufSize_RMASK 0x73112#define QIB_7322_RcvTIDArray0_RT_Addr_LSB 0x03113#define QIB_7322_RcvTIDArray0_RT_Addr_MSB 0x243114#define QIB_7322_RcvTIDArray0_RT_Addr_RMASK 0x1FFFFFFFFF31153116#define QIB_7322_IBSD_DDS_MAP_TABLE_0_OFFS 0xD00003117#define QIB_7322_IBSD_DDS_MAP_TABLE_0_DEF 0x000000000000000031183119#define QIB_7322_RcvHdrTail0_OFFS 0x2000003120#define QIB_7322_RcvHdrTail0_DEF 0x000000000000000031213122#define QIB_7322_RcvHdrHead0_OFFS 0x2000083123#define QIB_7322_RcvHdrHead0_DEF 0x00000000000000003124#define QIB_7322_RcvHdrHead0_counter_LSB 0x203125#define QIB_7322_RcvHdrHead0_counter_MSB 0x2F3126#define QIB_7322_RcvHdrHead0_counter_RMASK 0xFFFF3127#define QIB_7322_RcvHdrHead0_RcvHeadPointer_LSB 0x03128#define QIB_7322_RcvHdrHead0_RcvHeadPointer_MSB 0x1F3129#define QIB_7322_RcvHdrHead0_RcvHeadPointer_RMASK 0xFFFFFFFF31303131#define QIB_7322_RcvEgrIndexTail0_OFFS 0x2000103132#define QIB_7322_RcvEgrIndexTail0_DEF 0x000000000000000031333134#define QIB_7322_RcvEgrIndexHead0_OFFS 0x2000183135#define QIB_7322_RcvEgrIndexHead0_DEF 0x000000000000000031363137#define QIB_7322_RcvTIDFlowTable0_OFFS 0x2010003138#define QIB_7322_RcvTIDFlowTable0_DEF 0x00000000000000003139#define QIB_7322_RcvTIDFlowTable0_GenMismatch_LSB 0x1C3140#define QIB_7322_RcvTIDFlowTable0_GenMismatch_MSB 0x1C3141#define QIB_7322_RcvTIDFlowTable0_GenMismatch_RMASK 0x13142#define QIB_7322_RcvTIDFlowTable0_SeqMismatch_LSB 0x1B3143#define QIB_7322_RcvTIDFlowTable0_SeqMismatch_MSB 0x1B3144#define QIB_7322_RcvTIDFlowTable0_SeqMismatch_RMASK 0x13145#define QIB_7322_RcvTIDFlowTable0_KeepOnGenErr_LSB 0x163146#define QIB_7322_RcvTIDFlowTable0_KeepOnGenErr_MSB 0x163147#define QIB_7322_RcvTIDFlowTable0_KeepOnGenErr_RMASK 0x13148#define QIB_7322_RcvTIDFlowTable0_KeepAfterSeqErr_LSB 0x153149#define QIB_7322_RcvTIDFlowTable0_KeepAfterSeqErr_MSB 0x153150#define QIB_7322_RcvTIDFlowTable0_KeepAfterSeqErr_RMASK 0x13151#define QIB_7322_RcvTIDFlowTable0_HdrSuppEnabled_LSB 0x143152#define QIB_7322_RcvTIDFlowTable0_HdrSuppEnabled_MSB 0x143153#define QIB_7322_RcvTIDFlowTable0_HdrSuppEnabled_RMASK 0x13154#define QIB_7322_RcvTIDFlowTable0_FlowValid_LSB 0x133155#define QIB_7322_RcvTIDFlowTable0_FlowValid_MSB 0x133156#define QIB_7322_RcvTIDFlowTable0_FlowValid_RMASK 0x13157#define QIB_7322_RcvTIDFlowTable0_GenVal_LSB 0xB3158#define QIB_7322_RcvTIDFlowTable0_GenVal_MSB 0x123159#define QIB_7322_RcvTIDFlowTable0_GenVal_RMASK 0xFF3160#define QIB_7322_RcvTIDFlowTable0_SeqNum_LSB 0x03161#define QIB_7322_RcvTIDFlowTable0_SeqNum_MSB 0xA3162#define QIB_7322_RcvTIDFlowTable0_SeqNum_RMASK 0x7FF316331643165