Path: blob/master/drivers/media/common/tuners/tda18218_priv.h
15112 views
/*1* NXP TDA18218HN silicon tuner driver2*3* Copyright (C) 2010 Antti Palosaari <[email protected]>4*5* This program is free software; you can redistribute it and/or modify6* it under the terms of the GNU General Public License as published by7* the Free Software Foundation; either version 2 of the License, or8* (at your option) any later version.9*10* This program is distributed in the hope that it will be useful,11* but WITHOUT ANY WARRANTY; without even the implied warranty of12* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the13* GNU General Public License for more details.14*15* You should have received a copy of the GNU General Public License16* along with this program; if not, write to the Free Software17* Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.18*/1920#ifndef TDA18218_PRIV_H21#define TDA18218_PRIV_H2223#define LOG_PREFIX "tda18218"2425#undef dbg26#define dbg(f, arg...) \27if (debug) \28printk(KERN_DEBUG LOG_PREFIX": " f "\n" , ## arg)29#undef err30#define err(f, arg...) printk(KERN_ERR LOG_PREFIX": " f "\n" , ## arg)31#undef info32#define info(f, arg...) printk(KERN_INFO LOG_PREFIX": " f "\n" , ## arg)33#undef warn34#define warn(f, arg...) printk(KERN_WARNING LOG_PREFIX": " f "\n" , ## arg)3536#define R00_ID 0x00 /* ID byte */37#define R01_R1 0x01 /* Read byte 1 */38#define R02_R2 0x02 /* Read byte 2 */39#define R03_R3 0x03 /* Read byte 3 */40#define R04_R4 0x04 /* Read byte 4 */41#define R05_R5 0x05 /* Read byte 5 */42#define R06_R6 0x06 /* Read byte 6 */43#define R07_MD1 0x07 /* Main divider byte 1 */44#define R08_PSM1 0x08 /* PSM byte 1 */45#define R09_MD2 0x09 /* Main divider byte 2 */46#define R0A_MD3 0x0a /* Main divider byte 1 */47#define R0B_MD4 0x0b /* Main divider byte 4 */48#define R0C_MD5 0x0c /* Main divider byte 5 */49#define R0D_MD6 0x0d /* Main divider byte 6 */50#define R0E_MD7 0x0e /* Main divider byte 7 */51#define R0F_MD8 0x0f /* Main divider byte 8 */52#define R10_CD1 0x10 /* Call divider byte 1 */53#define R11_CD2 0x11 /* Call divider byte 2 */54#define R12_CD3 0x12 /* Call divider byte 3 */55#define R13_CD4 0x13 /* Call divider byte 4 */56#define R14_CD5 0x14 /* Call divider byte 5 */57#define R15_CD6 0x15 /* Call divider byte 6 */58#define R16_CD7 0x16 /* Call divider byte 7 */59#define R17_PD1 0x17 /* Power-down byte 1 */60#define R18_PD2 0x18 /* Power-down byte 2 */61#define R19_XTOUT 0x19 /* XTOUT byte */62#define R1A_IF1 0x1a /* IF byte 1 */63#define R1B_IF2 0x1b /* IF byte 2 */64#define R1C_AGC2B 0x1c /* AGC2b byte */65#define R1D_PSM2 0x1d /* PSM byte 2 */66#define R1E_PSM3 0x1e /* PSM byte 3 */67#define R1F_PSM4 0x1f /* PSM byte 4 */68#define R20_AGC11 0x20 /* AGC1 byte 1 */69#define R21_AGC12 0x21 /* AGC1 byte 2 */70#define R22_AGC13 0x22 /* AGC1 byte 3 */71#define R23_AGC21 0x23 /* AGC2 byte 1 */72#define R24_AGC22 0x24 /* AGC2 byte 2 */73#define R25_AAGC 0x25 /* Analog AGC byte */74#define R26_RC 0x26 /* RC byte */75#define R27_RSSI 0x27 /* RSSI byte */76#define R28_IRCAL1 0x28 /* IR CAL byte 1 */77#define R29_IRCAL2 0x29 /* IR CAL byte 2 */78#define R2A_IRCAL3 0x2a /* IR CAL byte 3 */79#define R2B_IRCAL4 0x2b /* IR CAL byte 4 */80#define R2C_RFCAL1 0x2c /* RF CAL byte 1 */81#define R2D_RFCAL2 0x2d /* RF CAL byte 2 */82#define R2E_RFCAL3 0x2e /* RF CAL byte 3 */83#define R2F_RFCAL4 0x2f /* RF CAL byte 4 */84#define R30_RFCAL5 0x30 /* RF CAL byte 5 */85#define R31_RFCAL6 0x31 /* RF CAL byte 6 */86#define R32_RFCAL7 0x32 /* RF CAL byte 7 */87#define R33_RFCAL8 0x33 /* RF CAL byte 8 */88#define R34_RFCAL9 0x34 /* RF CAL byte 9 */89#define R35_RFCAL10 0x35 /* RF CAL byte 10 */90#define R36_RFCALRAM1 0x36 /* RF CAL RAM byte 1 */91#define R37_RFCALRAM2 0x37 /* RF CAL RAM byte 2 */92#define R38_MARGIN 0x38 /* Margin byte */93#define R39_FMAX1 0x39 /* Fmax byte 1 */94#define R3A_FMAX2 0x3a /* Fmax byte 2 */9596#define TDA18218_NUM_REGS 599798struct tda18218_priv {99struct tda18218_config *cfg;100struct i2c_adapter *i2c;101102u8 regs[TDA18218_NUM_REGS];103};104105#endif106107108