/*1* Driver for ITE Tech Inc. IT8712F/IT8512F CIR2*3* Copyright (C) 2010 Juan Jesús García de Soria <[email protected]>4*5* This program is free software; you can redistribute it and/or6* modify it under the terms of the GNU General Public License as7* published by the Free Software Foundation; either version 2 of the8* License, or (at your option) any later version.9*10* This program is distributed in the hope that it will be useful, but11* WITHOUT ANY WARRANTY; without even the implied warranty of12* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU13* General Public License for more details.14*15* You should have received a copy of the GNU General Public License16* along with this program; if not, write to the Free Software17* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-130718* USA.19*/2021/* platform driver name to register */22#define ITE_DRIVER_NAME "ite-cir"2324/* logging macros */25#define ite_pr(level, text, ...) \26printk(level KBUILD_MODNAME ": " text, ## __VA_ARGS__)27#define ite_dbg(text, ...) do { \28if (debug) \29printk(KERN_DEBUG \30KBUILD_MODNAME ": " text "\n" , ## __VA_ARGS__); \31} while (0)3233#define ite_dbg_verbose(text, ...) do {\34if (debug > 1) \35printk(KERN_DEBUG \36KBUILD_MODNAME ": " text "\n" , ## __VA_ARGS__); \37} while (0)3839/* FIFO sizes */40#define ITE_TX_FIFO_LEN 3241#define ITE_RX_FIFO_LEN 324243/* interrupt types */44#define ITE_IRQ_TX_FIFO 145#define ITE_IRQ_RX_FIFO 246#define ITE_IRQ_RX_FIFO_OVERRUN 44748/* forward declaration */49struct ite_dev;5051/* struct for storing the parameters of different recognized devices */52struct ite_dev_params {53/* model of the device */54const char *model;5556/* size of the I/O region */57int io_region_size;5859/* IR pnp I/O resource number */60int io_rsrc_no;6162/* true if the hardware supports transmission */63bool hw_tx_capable;6465/* base sampling period, in ns */66u32 sample_period;6768/* rx low carrier frequency, in Hz, 0 means no demodulation */69unsigned int rx_low_carrier_freq;7071/* tx high carrier frequency, in Hz, 0 means no demodulation */72unsigned int rx_high_carrier_freq;7374/* tx carrier frequency, in Hz */75unsigned int tx_carrier_freq;7677/* duty cycle, 0-100 */78int tx_duty_cycle;7980/* hw-specific operation function pointers; most of these must be81* called while holding the spin lock, except for the TX FIFO length82* one */83/* get pending interrupt causes */84int (*get_irq_causes) (struct ite_dev *dev);8586/* enable rx */87void (*enable_rx) (struct ite_dev *dev);8889/* make rx enter the idle state; keep listening for a pulse, but stop90* streaming space bytes */91void (*idle_rx) (struct ite_dev *dev);9293/* disable rx completely */94void (*disable_rx) (struct ite_dev *dev);9596/* read bytes from RX FIFO; return read count */97int (*get_rx_bytes) (struct ite_dev *dev, u8 *buf, int buf_size);9899/* enable tx FIFO space available interrupt */100void (*enable_tx_interrupt) (struct ite_dev *dev);101102/* disable tx FIFO space available interrupt */103void (*disable_tx_interrupt) (struct ite_dev *dev);104105/* get number of full TX FIFO slots */106int (*get_tx_used_slots) (struct ite_dev *dev);107108/* put a byte to the TX FIFO */109void (*put_tx_byte) (struct ite_dev *dev, u8 value);110111/* disable hardware completely */112void (*disable) (struct ite_dev *dev);113114/* initialize the hardware */115void (*init_hardware) (struct ite_dev *dev);116117/* set the carrier parameters */118void (*set_carrier_params) (struct ite_dev *dev, bool high_freq,119bool use_demodulator, u8 carrier_freq_bits,120u8 allowance_bits, u8 pulse_width_bits);121};122123/* ITE CIR device structure */124struct ite_dev {125struct pnp_dev *pdev;126struct rc_dev *rdev;127struct ir_raw_event rawir;128129/* sync data */130spinlock_t lock;131bool in_use, transmitting;132133/* transmit support */134int tx_fifo_allowance;135wait_queue_head_t tx_queue, tx_ended;136137/* hardware I/O settings */138unsigned long cir_addr;139int cir_irq;140141/* overridable copy of model parameters */142struct ite_dev_params params;143};144145/* common values for all kinds of hardware */146147/* baud rate divisor default */148#define ITE_BAUDRATE_DIVISOR 1149150/* low-speed carrier frequency limits (Hz) */151#define ITE_LCF_MIN_CARRIER_FREQ 27000152#define ITE_LCF_MAX_CARRIER_FREQ 58000153154/* high-speed carrier frequency limits (Hz) */155#define ITE_HCF_MIN_CARRIER_FREQ 400000156#define ITE_HCF_MAX_CARRIER_FREQ 500000157158/* default carrier freq for when demodulator is off (Hz) */159#define ITE_DEFAULT_CARRIER_FREQ 38000160161/* default idling timeout in ns (0.2 seconds) */162#define ITE_IDLE_TIMEOUT 200000000UL163164/* limit timeout values */165#define ITE_MIN_IDLE_TIMEOUT 100000000UL166#define ITE_MAX_IDLE_TIMEOUT 1000000000UL167168/* convert bits to us */169#define ITE_BITS_TO_NS(bits, sample_period) \170((u32) ((bits) * ITE_BAUDRATE_DIVISOR * sample_period))171172/*173* n in RDCR produces a tolerance of +/- n * 6.25% around the center174* carrier frequency...175*176* From two limit frequencies, L (low) and H (high), we can get both the177* center frequency F = (L + H) / 2 and the variation from the center178* frequency A = (H - L) / (H + L). We can use this in order to honor the179* s_rx_carrier_range() call in ir-core. We'll suppose that any request180* setting L=0 means we must shut down the demodulator.181*/182#define ITE_RXDCR_PER_10000_STEP 625183184/* high speed carrier freq values */185#define ITE_CFQ_400 0x03186#define ITE_CFQ_450 0x08187#define ITE_CFQ_480 0x0b188#define ITE_CFQ_500 0x0d189190/* values for pulse widths */191#define ITE_TXMPW_A 0x02192#define ITE_TXMPW_B 0x03193#define ITE_TXMPW_C 0x04194#define ITE_TXMPW_D 0x05195#define ITE_TXMPW_E 0x06196197/* values for demodulator carrier range allowance */198#define ITE_RXDCR_DEFAULT 0x01 /* default carrier range */199#define ITE_RXDCR_MAX 0x07 /* default carrier range */200201/* DR TX bits */202#define ITE_TX_PULSE 0x00203#define ITE_TX_SPACE 0x80204#define ITE_TX_MAX_RLE 0x80205#define ITE_TX_RLE_MASK 0x7f206207/*208* IT8712F209*210* hardware data obtained from:211*212* IT8712F213* Environment Control – Low Pin Count Input / Output214* (EC - LPC I/O)215* Preliminary Specification V0. 81216*/217218/* register offsets */219#define IT87_DR 0x00 /* data register */220#define IT87_IER 0x01 /* interrupt enable register */221#define IT87_RCR 0x02 /* receiver control register */222#define IT87_TCR1 0x03 /* transmitter control register 1 */223#define IT87_TCR2 0x04 /* transmitter control register 2 */224#define IT87_TSR 0x05 /* transmitter status register */225#define IT87_RSR 0x06 /* receiver status register */226#define IT87_BDLR 0x05 /* baud rate divisor low byte register */227#define IT87_BDHR 0x06 /* baud rate divisor high byte register */228#define IT87_IIR 0x07 /* interrupt identification register */229230#define IT87_IOREG_LENGTH 0x08 /* length of register file */231232/* IER bits */233#define IT87_TLDLIE 0x01 /* transmitter low data interrupt enable */234#define IT87_RDAIE 0x02 /* receiver data available interrupt enable */235#define IT87_RFOIE 0x04 /* receiver FIFO overrun interrupt enable */236#define IT87_IEC 0x08 /* interrupt enable control */237#define IT87_BR 0x10 /* baud rate register enable */238#define IT87_RESET 0x20 /* reset */239240/* RCR bits */241#define IT87_RXDCR 0x07 /* receiver demodulation carrier range mask */242#define IT87_RXACT 0x08 /* receiver active */243#define IT87_RXEND 0x10 /* receiver demodulation enable */244#define IT87_RXEN 0x20 /* receiver enable */245#define IT87_HCFS 0x40 /* high-speed carrier frequency select */246#define IT87_RDWOS 0x80 /* receiver data without sync */247248/* TCR1 bits */249#define IT87_TXMPM 0x03 /* transmitter modulation pulse mode mask */250#define IT87_TXMPM_DEFAULT 0x00 /* modulation pulse mode default */251#define IT87_TXENDF 0x04 /* transmitter deferral */252#define IT87_TXRLE 0x08 /* transmitter run length enable */253#define IT87_FIFOTL 0x30 /* FIFO level threshold mask */254#define IT87_FIFOTL_DEFAULT 0x20 /* FIFO level threshold default255* 0x00 -> 1, 0x10 -> 7, 0x20 -> 17,256* 0x30 -> 25 */257#define IT87_ILE 0x40 /* internal loopback enable */258#define IT87_FIFOCLR 0x80 /* FIFO clear bit */259260/* TCR2 bits */261#define IT87_TXMPW 0x07 /* transmitter modulation pulse width mask */262#define IT87_TXMPW_DEFAULT 0x04 /* default modulation pulse width */263#define IT87_CFQ 0xf8 /* carrier frequency mask */264#define IT87_CFQ_SHIFT 3 /* carrier frequency bit shift */265266/* TSR bits */267#define IT87_TXFBC 0x3f /* transmitter FIFO byte count mask */268269/* RSR bits */270#define IT87_RXFBC 0x3f /* receiver FIFO byte count mask */271#define IT87_RXFTO 0x80 /* receiver FIFO time-out */272273/* IIR bits */274#define IT87_IP 0x01 /* interrupt pending */275#define IT87_II 0x06 /* interrupt identification mask */276#define IT87_II_NOINT 0x00 /* no interrupt */277#define IT87_II_TXLDL 0x02 /* transmitter low data level */278#define IT87_II_RXDS 0x04 /* receiver data stored */279#define IT87_II_RXFO 0x06 /* receiver FIFO overrun */280281/*282* IT8512E/F283*284* Hardware data obtained from:285*286* IT8512E/F287* Embedded Controller288* Preliminary Specification V0.4.1289*290* Note that the CIR registers are not directly available to the host, because291* they only are accessible to the integrated microcontroller. Thus, in order292* use it, some kind of bridging is required. As the bridging may depend on293* the controller firmware in use, we are going to use the PNP ID in order to294* determine the strategy and ports available. See after these generic295* IT8512E/F register definitions for register definitions for those296* strategies.297*/298299/* register offsets */300#define IT85_C0DR 0x00 /* data register */301#define IT85_C0MSTCR 0x01 /* master control register */302#define IT85_C0IER 0x02 /* interrupt enable register */303#define IT85_C0IIR 0x03 /* interrupt identification register */304#define IT85_C0CFR 0x04 /* carrier frequency register */305#define IT85_C0RCR 0x05 /* receiver control register */306#define IT85_C0TCR 0x06 /* transmitter control register */307#define IT85_C0SCK 0x07 /* slow clock control register */308#define IT85_C0BDLR 0x08 /* baud rate divisor low byte register */309#define IT85_C0BDHR 0x09 /* baud rate divisor high byte register */310#define IT85_C0TFSR 0x0a /* transmitter FIFO status register */311#define IT85_C0RFSR 0x0b /* receiver FIFO status register */312#define IT85_C0WCL 0x0d /* wakeup code length register */313#define IT85_C0WCR 0x0e /* wakeup code read/write register */314#define IT85_C0WPS 0x0f /* wakeup power control/status register */315316#define IT85_IOREG_LENGTH 0x10 /* length of register file */317318/* C0MSTCR bits */319#define IT85_RESET 0x01 /* reset */320#define IT85_FIFOCLR 0x02 /* FIFO clear bit */321#define IT85_FIFOTL 0x0c /* FIFO level threshold mask */322#define IT85_FIFOTL_DEFAULT 0x08 /* FIFO level threshold default323* 0x00 -> 1, 0x04 -> 7, 0x08 -> 17,324* 0x0c -> 25 */325#define IT85_ILE 0x10 /* internal loopback enable */326#define IT85_ILSEL 0x20 /* internal loopback select */327328/* C0IER bits */329#define IT85_TLDLIE 0x01 /* TX low data level interrupt enable */330#define IT85_RDAIE 0x02 /* RX data available interrupt enable */331#define IT85_RFOIE 0x04 /* RX FIFO overrun interrupt enable */332#define IT85_IEC 0x80 /* interrupt enable function control */333334/* C0IIR bits */335#define IT85_TLDLI 0x01 /* transmitter low data level interrupt */336#define IT85_RDAI 0x02 /* receiver data available interrupt */337#define IT85_RFOI 0x04 /* receiver FIFO overrun interrupt */338#define IT85_NIP 0x80 /* no interrupt pending */339340/* C0CFR bits */341#define IT85_CFQ 0x1f /* carrier frequency mask */342#define IT85_HCFS 0x20 /* high speed carrier frequency select */343344/* C0RCR bits */345#define IT85_RXDCR 0x07 /* receiver demodulation carrier range mask */346#define IT85_RXACT 0x08 /* receiver active */347#define IT85_RXEND 0x10 /* receiver demodulation enable */348#define IT85_RDWOS 0x20 /* receiver data without sync */349#define IT85_RXEN 0x80 /* receiver enable */350351/* C0TCR bits */352#define IT85_TXMPW 0x07 /* transmitter modulation pulse width mask */353#define IT85_TXMPW_DEFAULT 0x04 /* default modulation pulse width */354#define IT85_TXMPM 0x18 /* transmitter modulation pulse mode mask */355#define IT85_TXMPM_DEFAULT 0x00 /* modulation pulse mode default */356#define IT85_TXENDF 0x20 /* transmitter deferral */357#define IT85_TXRLE 0x40 /* transmitter run length enable */358359/* C0SCK bits */360#define IT85_SCKS 0x01 /* slow clock select */361#define IT85_TXDCKG 0x02 /* TXD clock gating */362#define IT85_DLL1P8E 0x04 /* DLL 1.8432M enable */363#define IT85_DLLTE 0x08 /* DLL test enable */364#define IT85_BRCM 0x70 /* baud rate count mode */365#define IT85_DLLOCK 0x80 /* DLL lock */366367/* C0TFSR bits */368#define IT85_TXFBC 0x3f /* transmitter FIFO count mask */369370/* C0RFSR bits */371#define IT85_RXFBC 0x3f /* receiver FIFO count mask */372#define IT85_RXFTO 0x80 /* receiver FIFO time-out */373374/* C0WCL bits */375#define IT85_WCL 0x3f /* wakeup code length mask */376377/* C0WPS bits */378#define IT85_CIRPOSIE 0x01 /* power on/off status interrupt enable */379#define IT85_CIRPOIS 0x02 /* power on/off interrupt status */380#define IT85_CIRPOII 0x04 /* power on/off interrupt identification */381#define IT85_RCRST 0x10 /* wakeup code reading counter reset bit */382#define IT85_WCRST 0x20 /* wakeup code writing counter reset bit */383384/*385* ITE8708386*387* Hardware data obtained from hacked driver for IT8512 in this forum post:388*389* http://ubuntuforums.org/showthread.php?t=1028640390*391* Although there's no official documentation for that driver, analysis would392* suggest that it maps the 16 registers of IT8512 onto two 8-register banks,393* selectable by a single bank-select bit that's mapped onto both banks. The394* IT8512 registers are mapped in a different order, so that the first bank395* maps the ones that are used more often, and two registers that share a396* reserved high-order bit are placed at the same offset in both banks in397* order to reuse the reserved bit as the bank select bit.398*/399400/* register offsets */401402/* mapped onto both banks */403#define IT8708_BANKSEL 0x07 /* bank select register */404#define IT8708_HRAE 0x80 /* high registers access enable */405406/* mapped onto the low bank */407#define IT8708_C0DR 0x00 /* data register */408#define IT8708_C0MSTCR 0x01 /* master control register */409#define IT8708_C0IER 0x02 /* interrupt enable register */410#define IT8708_C0IIR 0x03 /* interrupt identification register */411#define IT8708_C0RFSR 0x04 /* receiver FIFO status register */412#define IT8708_C0RCR 0x05 /* receiver control register */413#define IT8708_C0TFSR 0x06 /* transmitter FIFO status register */414#define IT8708_C0TCR 0x07 /* transmitter control register */415416/* mapped onto the high bank */417#define IT8708_C0BDLR 0x01 /* baud rate divisor low byte register */418#define IT8708_C0BDHR 0x02 /* baud rate divisor high byte register */419#define IT8708_C0CFR 0x04 /* carrier frequency register */420421/* registers whose bank mapping we don't know, since they weren't being used422* in the hacked driver... most probably they belong to the high bank too,423* since they fit in the holes the other registers leave */424#define IT8708_C0SCK 0x03 /* slow clock control register */425#define IT8708_C0WCL 0x05 /* wakeup code length register */426#define IT8708_C0WCR 0x06 /* wakeup code read/write register */427#define IT8708_C0WPS 0x07 /* wakeup power control/status register */428429#define IT8708_IOREG_LENGTH 0x08 /* length of register file */430431/* two more registers that are defined in the hacked driver, but can't be432* found in the data sheets; no idea what they are or how they are accessed,433* since the hacked driver doesn't seem to use them */434#define IT8708_CSCRR 0x00435#define IT8708_CGPINTR 0x01436437/* CSCRR bits */438#define IT8708_CSCRR_SCRB 0x3f439#define IT8708_CSCRR_PM 0x80440441/* CGPINTR bits */442#define IT8708_CGPINT 0x01443444/*445* ITE8709446*447* Hardware interfacing data obtained from the original lirc_ite8709 driver.448* Verbatim from its sources:449*450* The ITE8709 device seems to be the combination of IT8512 superIO chip and451* a specific firmware running on the IT8512's embedded micro-controller.452* In addition of the embedded micro-controller, the IT8512 chip contains a453* CIR module and several other modules. A few modules are directly accessible454* by the host CPU, but most of them are only accessible by the455* micro-controller. The CIR module is only accessible by the456* micro-controller.457*458* The battery-backed SRAM module is accessible by the host CPU and the459* micro-controller. So one of the MC's firmware role is to act as a bridge460* between the host CPU and the CIR module. The firmware implements a kind of461* communication protocol using the SRAM module as a shared memory. The IT8512462* specification is publicly available on ITE's web site, but the463* communication protocol is not, so it was reverse-engineered.464*/465466/* register offsets */467#define IT8709_RAM_IDX 0x00 /* index into the SRAM module bytes */468#define IT8709_RAM_VAL 0x01 /* read/write data to the indexed byte */469470#define IT8709_IOREG_LENGTH 0x02 /* length of register file */471472/* register offsets inside the SRAM module */473#define IT8709_MODE 0x1a /* request/ack byte */474#define IT8709_REG_IDX 0x1b /* index of the CIR register to access */475#define IT8709_REG_VAL 0x1c /* value read/to be written */476#define IT8709_IIR 0x1e /* interrupt identification register */477#define IT8709_RFSR 0x1f /* receiver FIFO status register */478#define IT8709_FIFO 0x20 /* start of in RAM RX FIFO copy */479480/* MODE values */481#define IT8709_IDLE 0x00482#define IT8709_WRITE 0x01483#define IT8709_READ 0x02484485486