Path: blob/master/drivers/media/video/davinci/dm355_ccdc_regs.h
17726 views
/*1* Copyright (C) 2005-2009 Texas Instruments Inc2*3* This program is free software; you can redistribute it and/or modify4* it under the terms of the GNU General Public License as published by5* the Free Software Foundation; either version 2 of the License, or6* (at your option) any later version.7*8* This program is distributed in the hope that it will be useful,9* but WITHOUT ANY WARRANTY; without even the implied warranty of10* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the11* GNU General Public License for more details.12*13* You should have received a copy of the GNU General Public License14* along with this program; if not, write to the Free Software15* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA16*/17#ifndef _DM355_CCDC_REGS_H18#define _DM355_CCDC_REGS_H1920/**************************************************************************\21* Register OFFSET Definitions22\**************************************************************************/23#define SYNCEN 0x0024#define MODESET 0x0425#define HDWIDTH 0x0826#define VDWIDTH 0x0c27#define PPLN 0x1028#define LPFR 0x1429#define SPH 0x1830#define NPH 0x1c31#define SLV0 0x2032#define SLV1 0x2433#define NLV 0x2834#define CULH 0x2c35#define CULV 0x3036#define HSIZE 0x3437#define SDOFST 0x3838#define STADRH 0x3c39#define STADRL 0x4040#define CLAMP 0x4441#define DCSUB 0x4842#define COLPTN 0x4c43#define BLKCMP0 0x5044#define BLKCMP1 0x5445#define MEDFILT 0x5846#define RYEGAIN 0x5c47#define GRCYGAIN 0x6048#define GBGGAIN 0x6449#define BMGGAIN 0x6850#define OFFSET 0x6c51#define OUTCLIP 0x7052#define VDINT0 0x7453#define VDINT1 0x7854#define RSV0 0x7c55#define GAMMAWD 0x8056#define REC656IF 0x8457#define CCDCFG 0x8858#define FMTCFG 0x8c59#define FMTPLEN 0x9060#define FMTSPH 0x9461#define FMTLNH 0x9862#define FMTSLV 0x9c63#define FMTLNV 0xa064#define FMTRLEN 0xa465#define FMTHCNT 0xa866#define FMT_ADDR_PTR_B 0xac67#define FMT_ADDR_PTR(i) (FMT_ADDR_PTR_B + (i * 4))68#define FMTPGM_VF0 0xcc69#define FMTPGM_VF1 0xd070#define FMTPGM_AP0 0xd471#define FMTPGM_AP1 0xd872#define FMTPGM_AP2 0xdc73#define FMTPGM_AP3 0xe074#define FMTPGM_AP4 0xe475#define FMTPGM_AP5 0xe876#define FMTPGM_AP6 0xec77#define FMTPGM_AP7 0xf078#define LSCCFG1 0xf479#define LSCCFG2 0xf880#define LSCH0 0xfc81#define LSCV0 0x10082#define LSCKH 0x10483#define LSCKV 0x10884#define LSCMEMCTL 0x10c85#define LSCMEMD 0x11086#define LSCMEMQ 0x11487#define DFCCTL 0x11888#define DFCVSAT 0x11c89#define DFCMEMCTL 0x12090#define DFCMEM0 0x12491#define DFCMEM1 0x12892#define DFCMEM2 0x12c93#define DFCMEM3 0x13094#define DFCMEM4 0x13495#define CSCCTL 0x13896#define CSCM0 0x13c97#define CSCM1 0x14098#define CSCM2 0x14499#define CSCM3 0x148100#define CSCM4 0x14c101#define CSCM5 0x150102#define CSCM6 0x154103#define CSCM7 0x158104#define DATAOFST 0x15c105#define CCDC_REG_LAST DATAOFST106/**************************************************************107* Define for various register bit mask and shifts for CCDC108*109**************************************************************/110#define CCDC_RAW_IP_MODE 0111#define CCDC_VDHDOUT_INPUT 0112#define CCDC_YCINSWP_RAW (0 << 4)113#define CCDC_EXWEN_DISABLE 0114#define CCDC_DATAPOL_NORMAL 0115#define CCDC_CCDCFG_FIDMD_LATCH_VSYNC 0116#define CCDC_CCDCFG_FIDMD_NO_LATCH_VSYNC (1 << 6)117#define CCDC_CCDCFG_WENLOG_AND 0118#define CCDC_CCDCFG_TRGSEL_WEN 0119#define CCDC_CCDCFG_EXTRG_DISABLE 0120#define CCDC_CFA_MOSAIC 0121#define CCDC_Y8POS_SHIFT 11122123#define CCDC_VDC_DFCVSAT_MASK 0x3fff124#define CCDC_DATAOFST_MASK 0x0ff125#define CCDC_DATAOFST_H_SHIFT 0126#define CCDC_DATAOFST_V_SHIFT 8127#define CCDC_GAMMAWD_CFA_MASK 1128#define CCDC_GAMMAWD_CFA_SHIFT 5129#define CCDC_GAMMAWD_INPUT_SHIFT 2130#define CCDC_FID_POL_MASK 1131#define CCDC_FID_POL_SHIFT 4132#define CCDC_HD_POL_MASK 1133#define CCDC_HD_POL_SHIFT 3134#define CCDC_VD_POL_MASK 1135#define CCDC_VD_POL_SHIFT 2136#define CCDC_VD_POL_NEGATIVE (1 << 2)137#define CCDC_FRM_FMT_MASK 1138#define CCDC_FRM_FMT_SHIFT 7139#define CCDC_DATA_SZ_MASK 7140#define CCDC_DATA_SZ_SHIFT 8141#define CCDC_VDHDOUT_MASK 1142#define CCDC_VDHDOUT_SHIFT 0143#define CCDC_EXWEN_MASK 1144#define CCDC_EXWEN_SHIFT 5145#define CCDC_INPUT_MODE_MASK 3146#define CCDC_INPUT_MODE_SHIFT 12147#define CCDC_PIX_FMT_MASK 3148#define CCDC_PIX_FMT_SHIFT 12149#define CCDC_DATAPOL_MASK 1150#define CCDC_DATAPOL_SHIFT 6151#define CCDC_WEN_ENABLE (1 << 1)152#define CCDC_VDHDEN_ENABLE (1 << 16)153#define CCDC_LPF_ENABLE (1 << 14)154#define CCDC_ALAW_ENABLE 1155#define CCDC_ALAW_GAMA_WD_MASK 7156#define CCDC_REC656IF_BT656_EN 3157158#define CCDC_FMTCFG_FMTMODE_MASK 3159#define CCDC_FMTCFG_FMTMODE_SHIFT 1160#define CCDC_FMTCFG_LNUM_MASK 3161#define CCDC_FMTCFG_LNUM_SHIFT 4162#define CCDC_FMTCFG_ADDRINC_MASK 7163#define CCDC_FMTCFG_ADDRINC_SHIFT 8164165#define CCDC_CCDCFG_FIDMD_SHIFT 6166#define CCDC_CCDCFG_WENLOG_SHIFT 8167#define CCDC_CCDCFG_TRGSEL_SHIFT 9168#define CCDC_CCDCFG_EXTRG_SHIFT 10169#define CCDC_CCDCFG_MSBINVI_SHIFT 13170171#define CCDC_HSIZE_FLIP_SHIFT 12172#define CCDC_HSIZE_FLIP_MASK 1173#define CCDC_HSIZE_VAL_MASK 0xFFF174#define CCDC_SDOFST_FIELD_INTERLEAVED 0x249175#define CCDC_SDOFST_INTERLACE_INVERSE 0x4B6D176#define CCDC_SDOFST_INTERLACE_NORMAL 0x0B6D177#define CCDC_SDOFST_PROGRESSIVE_INVERSE 0x4000178#define CCDC_SDOFST_PROGRESSIVE_NORMAL 0179#define CCDC_START_PX_HOR_MASK 0x7FFF180#define CCDC_NUM_PX_HOR_MASK 0x7FFF181#define CCDC_START_VER_ONE_MASK 0x7FFF182#define CCDC_START_VER_TWO_MASK 0x7FFF183#define CCDC_NUM_LINES_VER 0x7FFF184185#define CCDC_BLK_CLAMP_ENABLE (1 << 15)186#define CCDC_BLK_SGAIN_MASK 0x1F187#define CCDC_BLK_ST_PXL_MASK 0x1FFF188#define CCDC_BLK_SAMPLE_LN_MASK 3189#define CCDC_BLK_SAMPLE_LN_SHIFT 13190191#define CCDC_NUM_LINE_CALC_MASK 3192#define CCDC_NUM_LINE_CALC_SHIFT 14193194#define CCDC_BLK_DC_SUB_MASK 0x3FFF195#define CCDC_BLK_COMP_MASK 0xFF196#define CCDC_BLK_COMP_GB_COMP_SHIFT 8197#define CCDC_BLK_COMP_GR_COMP_SHIFT 0198#define CCDC_BLK_COMP_R_COMP_SHIFT 8199#define CCDC_LATCH_ON_VSYNC_DISABLE (1 << 15)200#define CCDC_LATCH_ON_VSYNC_ENABLE (0 << 15)201#define CCDC_FPC_ENABLE (1 << 15)202#define CCDC_FPC_FPC_NUM_MASK 0x7FFF203#define CCDC_DATA_PACK_ENABLE (1 << 11)204#define CCDC_FMT_HORZ_FMTLNH_MASK 0x1FFF205#define CCDC_FMT_HORZ_FMTSPH_MASK 0x1FFF206#define CCDC_FMT_HORZ_FMTSPH_SHIFT 16207#define CCDC_FMT_VERT_FMTLNV_MASK 0x1FFF208#define CCDC_FMT_VERT_FMTSLV_MASK 0x1FFF209#define CCDC_FMT_VERT_FMTSLV_SHIFT 16210#define CCDC_VP_OUT_VERT_NUM_MASK 0x3FFF211#define CCDC_VP_OUT_VERT_NUM_SHIFT 17212#define CCDC_VP_OUT_HORZ_NUM_MASK 0x1FFF213#define CCDC_VP_OUT_HORZ_NUM_SHIFT 4214#define CCDC_VP_OUT_HORZ_ST_MASK 0xF215216#define CCDC_CSC_COEF_INTEG_MASK 7217#define CCDC_CSC_COEF_DECIMAL_MASK 0x1f218#define CCDC_CSC_COEF_INTEG_SHIFT 5219#define CCDC_CSCM_MSB_SHIFT 8220#define CCDC_CSC_ENABLE 1221#define CCDC_CSC_DEC_MAX 32222223#define CCDC_MFILT1_SHIFT 10224#define CCDC_MFILT2_SHIFT 8225#define CCDC_MED_FILT_THRESH 0x3FFF226#define CCDC_LPF_MASK 1227#define CCDC_LPF_SHIFT 14228#define CCDC_OFFSET_MASK 0x3FF229#define CCDC_DATASFT_MASK 7230#define CCDC_DATASFT_SHIFT 8231232#define CCDC_DF_ENABLE 1233234#define CCDC_FMTPLEN_P0_MASK 0xF235#define CCDC_FMTPLEN_P1_MASK 0xF236#define CCDC_FMTPLEN_P2_MASK 7237#define CCDC_FMTPLEN_P3_MASK 7238#define CCDC_FMTPLEN_P0_SHIFT 0239#define CCDC_FMTPLEN_P1_SHIFT 4240#define CCDC_FMTPLEN_P2_SHIFT 8241#define CCDC_FMTPLEN_P3_SHIFT 12242243#define CCDC_FMTSPH_MASK 0x1FFF244#define CCDC_FMTLNH_MASK 0x1FFF245#define CCDC_FMTSLV_MASK 0x1FFF246#define CCDC_FMTLNV_MASK 0x7FFF247#define CCDC_FMTRLEN_MASK 0x1FFF248#define CCDC_FMTHCNT_MASK 0x1FFF249250#define CCDC_ADP_INIT_MASK 0x1FFF251#define CCDC_ADP_LINE_SHIFT 13252#define CCDC_ADP_LINE_MASK 3253#define CCDC_FMTPGN_APTR_MASK 7254255#define CCDC_DFCCTL_GDFCEN_MASK 1256#define CCDC_DFCCTL_VDFCEN_MASK 1257#define CCDC_DFCCTL_VDFC_DISABLE (0 << 4)258#define CCDC_DFCCTL_VDFCEN_SHIFT 4259#define CCDC_DFCCTL_VDFCSL_MASK 3260#define CCDC_DFCCTL_VDFCSL_SHIFT 5261#define CCDC_DFCCTL_VDFCUDA_MASK 1262#define CCDC_DFCCTL_VDFCUDA_SHIFT 7263#define CCDC_DFCCTL_VDFLSFT_MASK 3264#define CCDC_DFCCTL_VDFLSFT_SHIFT 8265#define CCDC_DFCMEMCTL_DFCMARST_MASK 1266#define CCDC_DFCMEMCTL_DFCMARST_SHIFT 2267#define CCDC_DFCMEMCTL_DFCMWR_MASK 1268#define CCDC_DFCMEMCTL_DFCMWR_SHIFT 0269#define CCDC_DFCMEMCTL_INC_ADDR (0 << 2)270271#define CCDC_LSCCFG_GFTSF_MASK 7272#define CCDC_LSCCFG_GFTSF_SHIFT 1273#define CCDC_LSCCFG_GFTINV_MASK 0xf274#define CCDC_LSCCFG_GFTINV_SHIFT 4275#define CCDC_LSC_GFTABLE_SEL_MASK 3276#define CCDC_LSC_GFTABLE_EPEL_SHIFT 8277#define CCDC_LSC_GFTABLE_OPEL_SHIFT 10278#define CCDC_LSC_GFTABLE_EPOL_SHIFT 12279#define CCDC_LSC_GFTABLE_OPOL_SHIFT 14280#define CCDC_LSC_GFMODE_MASK 3281#define CCDC_LSC_GFMODE_SHIFT 4282#define CCDC_LSC_DISABLE 0283#define CCDC_LSC_ENABLE 1284#define CCDC_LSC_TABLE1_SLC 0285#define CCDC_LSC_TABLE2_SLC 1286#define CCDC_LSC_TABLE3_SLC 2287#define CCDC_LSC_MEMADDR_RESET (1 << 2)288#define CCDC_LSC_MEMADDR_INCR (0 << 2)289#define CCDC_LSC_FRAC_MASK_T1 0xFF290#define CCDC_LSC_INT_MASK 3291#define CCDC_LSC_FRAC_MASK 0x3FFF292#define CCDC_LSC_CENTRE_MASK 0x3FFF293#define CCDC_LSC_COEF_MASK 0xff294#define CCDC_LSC_COEFL_SHIFT 0295#define CCDC_LSC_COEFU_SHIFT 8296#define CCDC_GAIN_MASK 0x7FF297#define CCDC_SYNCEN_VDHDEN_MASK (1 << 0)298#define CCDC_SYNCEN_WEN_MASK (1 << 1)299#define CCDC_SYNCEN_WEN_SHIFT 1300301/* Power on Defaults in hardware */302#define MODESET_DEFAULT 0x200303#define CULH_DEFAULT 0xFFFF304#define CULV_DEFAULT 0xFF305#define GAIN_DEFAULT 256306#define OUTCLIP_DEFAULT 0x3FFF307#define LSCCFG2_DEFAULT 0xE308309#endif310311312