/*1* Copyright (C) 2010 - Maxim Levitsky2* driver for Ricoh memstick readers3*4* This program is free software; you can redistribute it and/or modify5* it under the terms of the GNU General Public License version 2 as6* published by the Free Software Foundation.7*/89#ifndef R592_H1011#include <linux/memstick.h>12#include <linux/spinlock.h>13#include <linux/interrupt.h>14#include <linux/workqueue.h>15#include <linux/kfifo.h>16#include <linux/ctype.h>1718/* write to this reg (number,len) triggers TPC execution */19#define R592_TPC_EXEC 0x0020#define R592_TPC_EXEC_LEN_SHIFT 16 /* Bits 16..25 are TPC len */21#define R592_TPC_EXEC_BIG_FIFO (1 << 26) /* If bit 26 is set, large fifo is used (reg 48) */22#define R592_TPC_EXEC_TPC_SHIFT 28 /* Bits 28..31 are the TPC number */232425/* Window for small TPC fifo (big endian)*/26/* reads and writes always are done in 8 byte chunks */27/* Not used in driver, because large fifo does better job */28#define R592_SFIFO 0x08293031/* Status register (ms int, small fifo, IO)*/32#define R592_STATUS 0x1033/* Parallel INT bits */34#define R592_STATUS_P_CMDNACK (1 << 16) /* INT reg: NACK (parallel mode) */35#define R592_STATUS_P_BREQ (1 << 17) /* INT reg: card ready (parallel mode)*/36#define R592_STATUS_P_INTERR (1 << 18) /* INT reg: int error (parallel mode)*/37#define R592_STATUS_P_CED (1 << 19) /* INT reg: command done (parallel mode) */3839/* Fifo status */40#define R592_STATUS_SFIFO_FULL (1 << 20) /* Small Fifo almost full (last chunk is written) */41#define R592_STATUS_SFIFO_EMPTY (1 << 21) /* Small Fifo empty */4243/* Error detection via CRC */44#define R592_STATUS_SEND_ERR (1 << 24) /* Send failed */45#define R592_STATUS_RECV_ERR (1 << 25) /* Receive failed */4647/* Card state */48#define R592_STATUS_RDY (1 << 28) /* RDY signal received */49#define R592_STATUS_CED (1 << 29) /* INT: Command done (serial mode)*/50#define R592_STATUS_SFIFO_INPUT (1 << 30) /* Small fifo received data*/5152#define R592_SFIFO_SIZE 32 /* total size of small fifo is 32 bytes */53#define R592_SFIFO_PACKET 8 /* packet size of small fifo */5455/* IO control */56#define R592_IO 0x1857#define R592_IO_16 (1 << 16) /* Set by default, can be cleared */58#define R592_IO_18 (1 << 18) /* Set by default, can be cleared */59#define R592_IO_SERIAL1 (1 << 20) /* Set by default, can be cleared, (cleared on parallel) */60#define R592_IO_22 (1 << 22) /* Set by default, can be cleared */61#define R592_IO_DIRECTION (1 << 24) /* TPC direction (1 write 0 read) */62#define R592_IO_26 (1 << 26) /* Set by default, can be cleared */63#define R592_IO_SERIAL2 (1 << 30) /* Set by default, can be cleared (cleared on parallel), serial doesn't work if unset */64#define R592_IO_RESET (1 << 31) /* Reset, sets defaults*/656667/* Turns hardware on/off */68#define R592_POWER 0x20 /* bits 0-7 writeable */69#define R592_POWER_0 (1 << 0) /* set on start, cleared on stop - must be set*/70#define R592_POWER_1 (1 << 1) /* set on start, cleared on stop - must be set*/71#define R592_POWER_3 (1 << 3) /* must be clear */72#define R592_POWER_20 (1 << 5) /* set before switch to parallel */7374/* IO mode*/75#define R592_IO_MODE 0x2476#define R592_IO_MODE_SERIAL 177#define R592_IO_MODE_PARALLEL 3787980/* IRQ,card detection,large fifo (first word irq status, second enable) */81/* IRQs are ACKed by clearing the bits */82#define R592_REG_MSC 0x2883#define R592_REG_MSC_PRSNT (1 << 1) /* card present (only status)*/84#define R592_REG_MSC_IRQ_INSERT (1 << 8) /* detect insert / card insered */85#define R592_REG_MSC_IRQ_REMOVE (1 << 9) /* detect removal / card removed */86#define R592_REG_MSC_FIFO_EMPTY (1 << 10) /* fifo is empty */87#define R592_REG_MSC_FIFO_DMA_DONE (1 << 11) /* dma enable / dma done */8889#define R592_REG_MSC_FIFO_USER_ORN (1 << 12) /* set if software reads empty fifo (if R592_REG_MSC_FIFO_EMPTY is set) */90#define R592_REG_MSC_FIFO_MISMATH (1 << 13) /* set if amount of data in fifo doesn't match amount in TPC */91#define R592_REG_MSC_FIFO_DMA_ERR (1 << 14) /* IO failure */92#define R592_REG_MSC_LED (1 << 15) /* clear to turn led off (only status)*/9394#define DMA_IRQ_ACK_MASK \95(R592_REG_MSC_FIFO_DMA_DONE | R592_REG_MSC_FIFO_DMA_ERR)9697#define DMA_IRQ_EN_MASK (DMA_IRQ_ACK_MASK << 16)9899#define IRQ_ALL_ACK_MASK 0x00007F00100#define IRQ_ALL_EN_MASK (IRQ_ALL_ACK_MASK << 16)101102/* DMA address for large FIFO read/writes*/103#define R592_FIFO_DMA 0x2C104105/* PIO access to large FIFO (512 bytes) (big endian)*/106#define R592_FIFO_PIO 0x30107#define R592_LFIFO_SIZE 512 /* large fifo size */108109110/* large FIFO DMA settings */111#define R592_FIFO_DMA_SETTINGS 0x34112#define R592_FIFO_DMA_SETTINGS_EN (1 << 0) /* DMA enabled */113#define R592_FIFO_DMA_SETTINGS_DIR (1 << 1) /* Dma direction (1 read, 0 write) */114#define R592_FIFO_DMA_SETTINGS_CAP (1 << 24) /* Dma is aviable */115116/* Maybe just an delay */117/* Bits 17..19 are just number */118/* bit 16 is set, then bit 20 is waited */119/* time to wait is about 50 spins * 2 ^ (bits 17..19) */120/* seems to be possible just to ignore */121/* Probably debug register */122#define R592_REG38 0x38123#define R592_REG38_CHANGE (1 << 16) /* Start bit */124#define R592_REG38_DONE (1 << 20) /* HW set this after the delay */125#define R592_REG38_SHIFT 17126127/* Debug register, written (0xABCDEF00) when error happens - not used*/128#define R592_REG_3C 0x3C129130struct r592_device {131struct pci_dev *pci_dev;132struct memstick_host *host; /* host backpointer */133struct memstick_request *req; /* current request */134135/* Registers, IRQ */136void __iomem *mmio;137int irq;138spinlock_t irq_lock;139spinlock_t io_thread_lock;140struct timer_list detect_timer;141142struct task_struct *io_thread;143bool parallel_mode;144145DECLARE_KFIFO(pio_fifo, u8, sizeof(u32));146147/* DMA area */148int dma_capable;149int dma_error;150struct completion dma_done;151void *dummy_dma_page;152dma_addr_t dummy_dma_page_physical_address;153154};155156#define DRV_NAME "r592"157158159#define message(format, ...) \160printk(KERN_INFO DRV_NAME ": " format "\n", ## __VA_ARGS__)161162#define __dbg(level, format, ...) \163do { \164if (debug >= level) \165printk(KERN_DEBUG DRV_NAME \166": " format "\n", ## __VA_ARGS__); \167} while (0)168169170#define dbg(format, ...) __dbg(1, format, ## __VA_ARGS__)171#define dbg_verbose(format, ...) __dbg(2, format, ## __VA_ARGS__)172#define dbg_reg(format, ...) __dbg(3, format, ## __VA_ARGS__)173174#endif175176177