#ifndef __HAL2_H1#define __HAL2_H23/*4* Driver for HAL2 sound processors5* Copyright (c) 1999 Ulf Carlsson <[email protected]>6* Copyright (c) 2001, 2002, 2003 Ladislav Michl <[email protected]>7*8* This program is free software; you can redistribute it and/or modify9* it under the terms of the GNU General Public License version 2 as10* published by the Free Software Foundation.11*12* This program is distributed in the hope that it will be useful,13* but WITHOUT ANY WARRANTY; without even the implied warranty of14* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the15* GNU General Public License for more details.16*17* You should have received a copy of the GNU General Public License18* along with this program; if not, write to the Free Software19* Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.20*21*/2223#include <linux/types.h>2425/* Indirect status register */2627#define H2_ISR_TSTATUS 0x01 /* RO: transaction status 1=busy */28#define H2_ISR_USTATUS 0x02 /* RO: utime status bit 1=armed */29#define H2_ISR_QUAD_MODE 0x04 /* codec mode 0=indigo 1=quad */30#define H2_ISR_GLOBAL_RESET_N 0x08 /* chip global reset 0=reset */31#define H2_ISR_CODEC_RESET_N 0x10 /* codec/synth reset 0=reset */3233/* Revision register */3435#define H2_REV_AUDIO_PRESENT 0x8000 /* RO: audio present 0=present */36#define H2_REV_BOARD_M 0x7000 /* RO: bits 14:12, board revision */37#define H2_REV_MAJOR_CHIP_M 0x00F0 /* RO: bits 7:4, major chip revision */38#define H2_REV_MINOR_CHIP_M 0x000F /* RO: bits 3:0, minor chip revision */3940/* Indirect address register */4142/*43* Address of indirect internal register to be accessed. A write to this44* register initiates read or write access to the indirect registers in the45* HAL2. Note that there af four indirect data registers for write access to46* registers larger than 16 byte.47*/4849#define H2_IAR_TYPE_M 0xF000 /* bits 15:12, type of functional */50/* block the register resides in */51/* 1=DMA Port */52/* 9=Global DMA Control */53/* 2=Bresenham */54/* 3=Unix Timer */55#define H2_IAR_NUM_M 0x0F00 /* bits 11:8 instance of the */56/* blockin which the indirect */57/* register resides */58/* If IAR_TYPE_M=DMA Port: */59/* 1=Synth In */60/* 2=AES In */61/* 3=AES Out */62/* 4=DAC Out */63/* 5=ADC Out */64/* 6=Synth Control */65/* If IAR_TYPE_M=Global DMA Control: */66/* 1=Control */67/* If IAR_TYPE_M=Bresenham: */68/* 1=Bresenham Clock Gen 1 */69/* 2=Bresenham Clock Gen 2 */70/* 3=Bresenham Clock Gen 3 */71/* If IAR_TYPE_M=Unix Timer: */72/* 1=Unix Timer */73#define H2_IAR_ACCESS_SELECT 0x0080 /* 1=read 0=write */74#define H2_IAR_PARAM 0x000C /* Parameter Select */75#define H2_IAR_RB_INDEX_M 0x0003 /* Read Back Index */76/* 00:word0 */77/* 01:word1 */78/* 10:word2 */79/* 11:word3 */80/*81* HAL2 internal addressing82*83* The HAL2 has "indirect registers" (idr) which are accessed by writing to the84* Indirect Data registers. Write the address to the Indirect Address register85* to transfer the data.86*87* We define the H2IR_* to the read address and H2IW_* to the write address and88* H2I_* to be fields in whatever register is referred to.89*90* When we write to indirect registers which are larger than one word (16 bit)91* we have to fill more than one indirect register before writing. When we read92* back however we have to read several times, each time with different Read93* Back Indexes (there are defs for doing this easily).94*/9596/*97* Relay Control98*/99#define H2I_RELAY_C 0x9100100#define H2I_RELAY_C_STATE 0x01 /* state of RELAY pin signal */101102/* DMA port enable */103104#define H2I_DMA_PORT_EN 0x9104105#define H2I_DMA_PORT_EN_SY_IN 0x01 /* Synth_in DMA port */106#define H2I_DMA_PORT_EN_AESRX 0x02 /* AES receiver DMA port */107#define H2I_DMA_PORT_EN_AESTX 0x04 /* AES transmitter DMA port */108#define H2I_DMA_PORT_EN_CODECTX 0x08 /* CODEC transmit DMA port */109#define H2I_DMA_PORT_EN_CODECR 0x10 /* CODEC receive DMA port */110111#define H2I_DMA_END 0x9108 /* global dma endian select */112#define H2I_DMA_END_SY_IN 0x01 /* Synth_in DMA port */113#define H2I_DMA_END_AESRX 0x02 /* AES receiver DMA port */114#define H2I_DMA_END_AESTX 0x04 /* AES transmitter DMA port */115#define H2I_DMA_END_CODECTX 0x08 /* CODEC transmit DMA port */116#define H2I_DMA_END_CODECR 0x10 /* CODEC receive DMA port */117/* 0=b_end 1=l_end */118119#define H2I_DMA_DRV 0x910C /* global PBUS DMA enable */120121#define H2I_SYNTH_C 0x1104 /* Synth DMA control */122123#define H2I_AESRX_C 0x1204 /* AES RX dma control */124125#define H2I_C_TS_EN 0x20 /* Timestamp enable */126#define H2I_C_TS_FRMT 0x40 /* Timestamp format */127#define H2I_C_NAUDIO 0x80 /* Sign extend */128129/* AESRX CTL, 16 bit */130131#define H2I_AESTX_C 0x1304 /* AES TX DMA control */132#define H2I_AESTX_C_CLKID_SHIFT 3 /* Bresenham Clock Gen 1-3 */133#define H2I_AESTX_C_CLKID_M 0x18134#define H2I_AESTX_C_DATAT_SHIFT 8 /* 1=mono 2=stereo (3=quad) */135#define H2I_AESTX_C_DATAT_M 0x300136137/* CODEC registers */138139#define H2I_DAC_C1 0x1404 /* DAC DMA control, 16 bit */140#define H2I_DAC_C2 0x1408 /* DAC DMA control, 32 bit */141#define H2I_ADC_C1 0x1504 /* ADC DMA control, 16 bit */142#define H2I_ADC_C2 0x1508 /* ADC DMA control, 32 bit */143144/* Bits in CTL1 register */145146#define H2I_C1_DMA_SHIFT 0 /* DMA channel */147#define H2I_C1_DMA_M 0x7148#define H2I_C1_CLKID_SHIFT 3 /* Bresenham Clock Gen 1-3 */149#define H2I_C1_CLKID_M 0x18150#define H2I_C1_DATAT_SHIFT 8 /* 1=mono 2=stereo (3=quad) */151#define H2I_C1_DATAT_M 0x300152153/* Bits in CTL2 register */154155#define H2I_C2_R_GAIN_SHIFT 0 /* right a/d input gain */156#define H2I_C2_R_GAIN_M 0xf157#define H2I_C2_L_GAIN_SHIFT 4 /* left a/d input gain */158#define H2I_C2_L_GAIN_M 0xf0159#define H2I_C2_R_SEL 0x100 /* right input select */160#define H2I_C2_L_SEL 0x200 /* left input select */161#define H2I_C2_MUTE 0x400 /* mute */162#define H2I_C2_DO1 0x00010000 /* digital output port bit 0 */163#define H2I_C2_DO2 0x00020000 /* digital output port bit 1 */164#define H2I_C2_R_ATT_SHIFT 18 /* right d/a output - */165#define H2I_C2_R_ATT_M 0x007c0000 /* attenuation */166#define H2I_C2_L_ATT_SHIFT 23 /* left d/a output - */167#define H2I_C2_L_ATT_M 0x0f800000 /* attenuation */168169#define H2I_SYNTH_MAP_C 0x1104 /* synth dma handshake ctrl */170171/* Clock generator CTL 1, 16 bit */172173#define H2I_BRES1_C1 0x2104174#define H2I_BRES2_C1 0x2204175#define H2I_BRES3_C1 0x2304176177#define H2I_BRES_C1_SHIFT 0 /* 0=48.0 1=44.1 2=aes_rx */178#define H2I_BRES_C1_M 0x03179180/* Clock generator CTL 2, 32 bit */181182#define H2I_BRES1_C2 0x2108183#define H2I_BRES2_C2 0x2208184#define H2I_BRES3_C2 0x2308185186#define H2I_BRES_C2_INC_SHIFT 0 /* increment value */187#define H2I_BRES_C2_INC_M 0xffff188#define H2I_BRES_C2_MOD_SHIFT 16 /* modcontrol value */189#define H2I_BRES_C2_MOD_M 0xffff0000 /* modctrl=0xffff&(modinc-1) */190191/* Unix timer, 64 bit */192193#define H2I_UTIME 0x3104194#define H2I_UTIME_0_LD 0xffff /* microseconds, LSB's */195#define H2I_UTIME_1_LD0 0x0f /* microseconds, MSB's */196#define H2I_UTIME_1_LD1 0xf0 /* tenths of microseconds */197#define H2I_UTIME_2_LD 0xffff /* seconds, LSB's */198#define H2I_UTIME_3_LD 0xffff /* seconds, MSB's */199200struct hal2_ctl_regs {201u32 _unused0[4];202u32 isr; /* 0x10 Status Register */203u32 _unused1[3];204u32 rev; /* 0x20 Revision Register */205u32 _unused2[3];206u32 iar; /* 0x30 Indirect Address Register */207u32 _unused3[3];208u32 idr0; /* 0x40 Indirect Data Register 0 */209u32 _unused4[3];210u32 idr1; /* 0x50 Indirect Data Register 1 */211u32 _unused5[3];212u32 idr2; /* 0x60 Indirect Data Register 2 */213u32 _unused6[3];214u32 idr3; /* 0x70 Indirect Data Register 3 */215};216217struct hal2_aes_regs {218u32 rx_stat[2]; /* Status registers */219u32 rx_cr[2]; /* Control registers */220u32 rx_ud[4]; /* User data window */221u32 rx_st[24]; /* Channel status data */222223u32 tx_stat[1]; /* Status register */224u32 tx_cr[3]; /* Control registers */225u32 tx_ud[4]; /* User data window */226u32 tx_st[24]; /* Channel status data */227};228229struct hal2_vol_regs {230u32 right; /* Right volume */231u32 left; /* Left volume */232};233234struct hal2_syn_regs {235u32 _unused0[2];236u32 page; /* DOC Page register */237u32 regsel; /* DOC Register selection */238u32 dlow; /* DOC Data low */239u32 dhigh; /* DOC Data high */240u32 irq; /* IRQ Status */241u32 dram; /* DRAM Access */242};243244#endif /* __HAL2_H */245246247