/*1* Copyright (c) by James Courtier-Dutton <[email protected]>2* Driver p16v chips3* Version: 0.214*5* FEATURES currently supported:6* Output fixed at S32_LE, 2 channel to hw:0,07* Rates: 44.1, 48, 96, 192.8*9* Changelog:10* 0.811* Use separate card based buffer for periods table.12* 0.913* Use 2 channel output streams instead of 8 channel.14* (8 channel output streams might be good for ASIO type output)15* Corrected speaker output, so Front -> Front etc.16* 0.1017* Fixed missed interrupts.18* 0.1119* Add Sound card model number and names.20* Add Analog volume controls.21* 0.1222* Corrected playback interrupts. Now interrupt per period, instead of half period.23* 0.1324* Use single trigger for multichannel.25* 0.1426* Mic capture now works at fixed: S32_LE, 96000Hz, Stereo.27* 0.1528* Force buffer_size / period_size == INTEGER.29* 0.1630* Update p16v.c to work with changed alsa api.31* 0.1732* Update p16v.c to work with changed alsa api. Removed boot_devs.33* 0.1834* Merging with snd-emu10k1 driver.35* 0.1936* One stereo channel at 24bit now works.37* 0.2038* Added better register defines.39* 0.2140* Split from p16v.c41*42*43* BUGS:44* Some stability problems when unloading the snd-p16v kernel module.45* --46*47* TODO:48* SPDIF out.49* Find out how to change capture sample rates. E.g. To record SPDIF at 48000Hz.50* Currently capture fixed at 48000Hz.51*52* --53* GENERAL INFO:54* Model: SB024055* P16V Chip: CA0151-DBS56* Audigy 2 Chip: CA0102-IAT57* AC97 Codec: STAC 972158* ADC: Philips 1361T (Stereo 24bit)59* DAC: CS4382-K (8-channel, 24bit, 192Khz)60*61* This code was initially based on code from ALSA's emu10k1x.c which is:62* Copyright (c) by Francisco Moraes <[email protected]>63*64* This program is free software; you can redistribute it and/or modify65* it under the terms of the GNU General Public License as published by66* the Free Software Foundation; either version 2 of the License, or67* (at your option) any later version.68*69* This program is distributed in the hope that it will be useful,70* but WITHOUT ANY WARRANTY; without even the implied warranty of71* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the72* GNU General Public License for more details.73*74* You should have received a copy of the GNU General Public License75* along with this program; if not, write to the Free Software76* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA77*78*/7980/********************************************************************************************************/81/* Audigy2 P16V pointer-offset register set, accessed through the PTR2 and DATA2 registers */82/********************************************************************************************************/8384/* The sample rate of the SPDIF outputs is set by modifying a register in the EMU10K2 PTR register A_SPDIF_SAMPLERATE.85* The sample rate is also controlled by the same registers that control the rate of the EMU10K2 sample rate converters.86*/8788/* Initially all registers from 0x00 to 0x3f have zero contents. */89#define PLAYBACK_LIST_ADDR 0x00 /* Base DMA address of a list of pointers to each period/size */90/* One list entry: 4 bytes for DMA address,91* 4 bytes for period_size << 16.92* One list entry is 8 bytes long.93* One list entry for each period in the buffer.94*/95#define PLAYBACK_LIST_SIZE 0x01 /* Size of list in bytes << 16. E.g. 8 periods -> 0x00380000 */96#define PLAYBACK_LIST_PTR 0x02 /* Pointer to the current period being played */97#define PLAYBACK_UNKNOWN3 0x03 /* Not used */98#define PLAYBACK_DMA_ADDR 0x04 /* Playback DMA address */99#define PLAYBACK_PERIOD_SIZE 0x05 /* Playback period size. win2000 uses 0x04000000 */100#define PLAYBACK_POINTER 0x06 /* Playback period pointer. Used with PLAYBACK_LIST_PTR to determine buffer position currently in DAC */101#define PLAYBACK_FIFO_END_ADDRESS 0x07 /* Playback FIFO end address */102#define PLAYBACK_FIFO_POINTER 0x08 /* Playback FIFO pointer and number of valid sound samples in cache */103#define PLAYBACK_UNKNOWN9 0x09 /* Not used */104#define CAPTURE_DMA_ADDR 0x10 /* Capture DMA address */105#define CAPTURE_BUFFER_SIZE 0x11 /* Capture buffer size */106#define CAPTURE_POINTER 0x12 /* Capture buffer pointer. Sample currently in ADC */107#define CAPTURE_FIFO_POINTER 0x13 /* Capture FIFO pointer and number of valid sound samples in cache */108#define CAPTURE_P16V_VOLUME1 0x14 /* Low: Capture volume 0xXXXX3030 */109#define CAPTURE_P16V_VOLUME2 0x15 /* High:Has no effect on capture volume */110#define CAPTURE_P16V_SOURCE 0x16 /* P16V source select. Set to 0x0700E4E5 for AC97 CAPTURE */111/* [0:1] Capture input 0 channel select. 0 = Capture output 0.112* 1 = Capture output 1.113* 2 = Capture output 2.114* 3 = Capture output 3.115* [3:2] Capture input 1 channel select. 0 = Capture output 0.116* 1 = Capture output 1.117* 2 = Capture output 2.118* 3 = Capture output 3.119* [5:4] Capture input 2 channel select. 0 = Capture output 0.120* 1 = Capture output 1.121* 2 = Capture output 2.122* 3 = Capture output 3.123* [7:6] Capture input 3 channel select. 0 = Capture output 0.124* 1 = Capture output 1.125* 2 = Capture output 2.126* 3 = Capture output 3.127* [9:8] Playback input 0 channel select. 0 = Play output 0.128* 1 = Play output 1.129* 2 = Play output 2.130* 3 = Play output 3.131* [11:10] Playback input 1 channel select. 0 = Play output 0.132* 1 = Play output 1.133* 2 = Play output 2.134* 3 = Play output 3.135* [13:12] Playback input 2 channel select. 0 = Play output 0.136* 1 = Play output 1.137* 2 = Play output 2.138* 3 = Play output 3.139* [15:14] Playback input 3 channel select. 0 = Play output 0.140* 1 = Play output 1.141* 2 = Play output 2.142* 3 = Play output 3.143* [19:16] Playback mixer output enable. 1 bit per channel.144* [23:20] Capture mixer output enable. 1 bit per channel.145* [26:24] FX engine channel capture 0 = 0x60-0x67.146* 1 = 0x68-0x6f.147* 2 = 0x70-0x77.148* 3 = 0x78-0x7f.149* 4 = 0x80-0x87.150* 5 = 0x88-0x8f.151* 6 = 0x90-0x97.152* 7 = 0x98-0x9f.153* [31:27] Not used.154*/155156/* 0x1 = capture on.157* 0x100 = capture off.158* 0x200 = capture off.159* 0x1000 = capture off.160*/161#define CAPTURE_RATE_STATUS 0x17 /* Capture sample rate. Read only */162/* [15:0] Not used.163* [18:16] Channel 0 Detected sample rate. 0 - 44.1khz164* 1 - 48 khz165* 2 - 96 khz166* 3 - 192 khz167* 7 - undefined rate.168* [19] Channel 0. 1 - Valid, 0 - Not Valid.169* [22:20] Channel 1 Detected sample rate.170* [23] Channel 1. 1 - Valid, 0 - Not Valid.171* [26:24] Channel 2 Detected sample rate.172* [27] Channel 2. 1 - Valid, 0 - Not Valid.173* [30:28] Channel 3 Detected sample rate.174* [31] Channel 3. 1 - Valid, 0 - Not Valid.175*/176/* 0x18 - 0x1f unused */177#define PLAYBACK_LAST_SAMPLE 0x20 /* The sample currently being played. Read only */178/* 0x21 - 0x3f unused */179#define BASIC_INTERRUPT 0x40 /* Used by both playback and capture interrupt handler */180/* Playback (0x1<<channel_id) Don't touch high 16bits. */181/* Capture (0x100<<channel_id). not tested */182/* Start Playback [3:0] (one bit per channel)183* Start Capture [11:8] (one bit per channel)184* Record source select for channel 0 [18:16]185* Record source select for channel 1 [22:20]186* Record source select for channel 2 [26:24]187* Record source select for channel 3 [30:28]188* 0 - SPDIF channel.189* 1 - I2S channel.190* 2 - SRC48 channel.191* 3 - SRCMulti_SPDIF channel.192* 4 - SRCMulti_I2S channel.193* 5 - SPDIF channel.194* 6 - fxengine capture.195* 7 - AC97 capture.196*/197/* Default 41110000.198* Writing 0xffffffff hangs the PC.199* Writing 0xffff0000 -> 77770000 so it must be some sort of route.200* bit 0x1 starts DMA playback on channel_id 0201*/202/* 0x41,42 take values from 0 - 0xffffffff, but have no effect on playback */203/* 0x43,0x48 do not remember settings */204/* 0x41-45 unused */205#define WATERMARK 0x46 /* Test bit to indicate cache level usage */206/* Values it can have while playing on channel 0.207* 0000f000, 0000f004, 0000f008, 0000f00c.208* Readonly.209*/210/* 0x47-0x4f unused */211/* 0x50-0x5f Capture cache data */212#define SRCSel 0x60 /* SRCSel. Default 0x4. Bypass P16V 0x14 */213/* [0] 0 = 10K2 audio, 1 = SRC48 mixer output.214* [2] 0 = 10K2 audio, 1 = SRCMulti SPDIF mixer output.215* [4] 0 = 10K2 audio, 1 = SRCMulti I2S mixer output.216*/217/* SRC48 converts samples rates 44.1, 48, 96, 192 to 48 khz. */218/* SRCMulti converts 48khz samples rates to 44.1, 48, 96, 192 to 48. */219/* SRC48 and SRCMULTI sample rate select and output select. */220/* 0xffffffff -> 0xC0000015221* 0xXXXXXXX4 = Enable Front Left/Right222* Enable PCMs223*/224225/* 0x61 -> 0x6c are Volume controls */226#define PLAYBACK_VOLUME_MIXER1 0x61 /* SRC48 Low to mixer input volume control. */227#define PLAYBACK_VOLUME_MIXER2 0x62 /* SRC48 High to mixer input volume control. */228#define PLAYBACK_VOLUME_MIXER3 0x63 /* SRCMULTI SPDIF Low to mixer input volume control. */229#define PLAYBACK_VOLUME_MIXER4 0x64 /* SRCMULTI SPDIF High to mixer input volume control. */230#define PLAYBACK_VOLUME_MIXER5 0x65 /* SRCMULTI I2S Low to mixer input volume control. */231#define PLAYBACK_VOLUME_MIXER6 0x66 /* SRCMULTI I2S High to mixer input volume control. */232#define PLAYBACK_VOLUME_MIXER7 0x67 /* P16V Low to SRCMULTI SPDIF mixer input volume control. */233#define PLAYBACK_VOLUME_MIXER8 0x68 /* P16V High to SRCMULTI SPDIF mixer input volume control. */234#define PLAYBACK_VOLUME_MIXER9 0x69 /* P16V Low to SRCMULTI I2S mixer input volume control. */235/* 0xXXXX3030 = PCM0 Volume (Front).236* 0x3030XXXX = PCM1 Volume (Center)237*/238#define PLAYBACK_VOLUME_MIXER10 0x6a /* P16V High to SRCMULTI I2S mixer input volume control. */239/* 0x3030XXXX = PCM3 Volume (Rear). */240#define PLAYBACK_VOLUME_MIXER11 0x6b /* E10K2 Low to SRC48 mixer input volume control. */241#define PLAYBACK_VOLUME_MIXER12 0x6c /* E10K2 High to SRC48 mixer input volume control. */242243#define SRC48_ENABLE 0x6d /* SRC48 input audio enable */244/* SRC48 converts samples rates 44.1, 48, 96, 192 to 48 khz. */245/* [23:16] The corresponding P16V channel to SRC48 enabled if == 1.246* [31:24] The corresponding E10K2 channel to SRC48 enabled.247*/248#define SRCMULTI_ENABLE 0x6e /* SRCMulti input audio enable. Default 0xffffffff */249/* SRCMulti converts 48khz samples rates to 44.1, 48, 96, 192 to 48. */250/* [7:0] The corresponding P16V channel to SRCMulti_I2S enabled if == 1.251* [15:8] The corresponding E10K2 channel to SRCMulti I2S enabled.252* [23:16] The corresponding P16V channel to SRCMulti SPDIF enabled.253* [31:24] The corresponding E10K2 channel to SRCMulti SPDIF enabled.254*/255/* Bypass P16V 0xff00ff00256* Bitmap. 0 = Off, 1 = On.257* P16V playback outputs:258* 0xXXXXXXX1 = PCM0 Left. (Front)259* 0xXXXXXXX2 = PCM0 Right.260* 0xXXXXXXX4 = PCM1 Left. (Center/LFE)261* 0xXXXXXXX8 = PCM1 Right.262* 0xXXXXXX1X = PCM2 Left. (Unknown)263* 0xXXXXXX2X = PCM2 Right.264* 0xXXXXXX4X = PCM3 Left. (Rear)265* 0xXXXXXX8X = PCM3 Right.266*/267#define AUDIO_OUT_ENABLE 0x6f /* Default: 000100FF */268/* [3:0] Does something, but not documented. Probably capture enable.269* [7:4] Playback channels enable. not documented.270* [16] AC97 output enable if == 1271* [30] 0 = SRCMulti_I2S input from fxengine 0x68-0x6f.272* 1 = SRCMulti_I2S input from SRC48 output.273* [31] 0 = SRCMulti_SPDIF input from fxengine 0x60-0x67.274* 1 = SRCMulti_SPDIF input from SRC48 output.275*/276/* 0xffffffff -> C00100FF */277/* 0 -> Not playback sound, irq still running */278/* 0xXXXXXX10 = PCM0 Left/Right On. (Front)279* 0xXXXXXX20 = PCM1 Left/Right On. (Center/LFE)280* 0xXXXXXX40 = PCM2 Left/Right On. (Unknown)281* 0xXXXXXX80 = PCM3 Left/Right On. (Rear)282*/283#define PLAYBACK_SPDIF_SELECT 0x70 /* Default: 12030F00 */284/* 0xffffffff -> 3FF30FFF */285/* 0x00000001 pauses stream/irq fail. */286/* All other bits do not effect playback */287#define PLAYBACK_SPDIF_SRC_SELECT 0x71 /* Default: 0000E4E4 */288/* 0xffffffff -> F33FFFFF */289/* All bits do not effect playback */290#define PLAYBACK_SPDIF_USER_DATA0 0x72 /* SPDIF out user data 0 */291#define PLAYBACK_SPDIF_USER_DATA1 0x73 /* SPDIF out user data 1 */292/* 0x74-0x75 unknown */293#define CAPTURE_SPDIF_CONTROL 0x76 /* SPDIF in control setting */294#define CAPTURE_SPDIF_STATUS 0x77 /* SPDIF in status */295#define CAPURE_SPDIF_USER_DATA0 0x78 /* SPDIF in user data 0 */296#define CAPURE_SPDIF_USER_DATA1 0x79 /* SPDIF in user data 1 */297#define CAPURE_SPDIF_USER_DATA2 0x7a /* SPDIF in user data 2 */298299300301