/*1* Copyright (c) by James Courtier-Dutton <[email protected]>2* Driver p17v chips3* Version: 0.014*5* This program is free software; you can redistribute it and/or modify6* it under the terms of the GNU General Public License as published by7* the Free Software Foundation; either version 2 of the License, or8* (at your option) any later version.9*10* This program is distributed in the hope that it will be useful,11* but WITHOUT ANY WARRANTY; without even the implied warranty of12* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the13* GNU General Public License for more details.14*15* You should have received a copy of the GNU General Public License16* along with this program; if not, write to the Free Software17* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA18*19*/2021/******************************************************************************/22/* Audigy2Value Tina (P17V) pointer-offset register set,23* accessed through the PTR20 and DATA24 registers */24/******************************************************************************/2526/* 00 - 07: Not used */27#define P17V_PLAYBACK_FIFO_PTR 0x08 /* Current playback fifo pointer28* and number of sound samples in cache.29*/30/* 09 - 12: Not used */31#define P17V_CAPTURE_FIFO_PTR 0x13 /* Current capture fifo pointer32* and number of sound samples in cache.33*/34/* 14 - 17: Not used */35#define P17V_PB_CHN_SEL 0x18 /* P17v playback channel select */36#define P17V_SE_SLOT_SEL_L 0x19 /* Sound Engine slot select low */37#define P17V_SE_SLOT_SEL_H 0x1a /* Sound Engine slot select high */38/* 1b - 1f: Not used */39/* 20 - 2f: Not used */40/* 30 - 3b: Not used */41#define P17V_SPI 0x3c /* SPI interface register */42#define P17V_I2C_ADDR 0x3d /* I2C Address */43#define P17V_I2C_0 0x3e /* I2C Data */44#define P17V_I2C_1 0x3f /* I2C Data */45/* I2C values */46#define I2C_A_ADC_ADD_MASK 0x000000fe /*The address is a 7 bit address */47#define I2C_A_ADC_RW_MASK 0x00000001 /*bit mask for R/W */48#define I2C_A_ADC_TRANS_MASK 0x00000010 /*Bit mask for I2c address DAC value */49#define I2C_A_ADC_ABORT_MASK 0x00000020 /*Bit mask for I2C transaction abort flag */50#define I2C_A_ADC_LAST_MASK 0x00000040 /*Bit mask for Last word transaction */51#define I2C_A_ADC_BYTE_MASK 0x00000080 /*Bit mask for Byte Mode */5253#define I2C_A_ADC_ADD 0x00000034 /*This is the Device address for ADC */54#define I2C_A_ADC_READ 0x00000001 /*To perform a read operation */55#define I2C_A_ADC_START 0x00000100 /*Start I2C transaction */56#define I2C_A_ADC_ABORT 0x00000200 /*I2C transaction abort */57#define I2C_A_ADC_LAST 0x00000400 /*I2C last transaction */58#define I2C_A_ADC_BYTE 0x00000800 /*I2C one byte mode */5960#define I2C_D_ADC_REG_MASK 0xfe000000 /*ADC address register */61#define I2C_D_ADC_DAT_MASK 0x01ff0000 /*ADC data register */6263#define ADC_TIMEOUT 0x00000007 /*ADC Timeout Clock Disable */64#define ADC_IFC_CTRL 0x0000000b /*ADC Interface Control */65#define ADC_MASTER 0x0000000c /*ADC Master Mode Control */66#define ADC_POWER 0x0000000d /*ADC PowerDown Control */67#define ADC_ATTEN_ADCL 0x0000000e /*ADC Attenuation ADCL */68#define ADC_ATTEN_ADCR 0x0000000f /*ADC Attenuation ADCR */69#define ADC_ALC_CTRL1 0x00000010 /*ADC ALC Control 1 */70#define ADC_ALC_CTRL2 0x00000011 /*ADC ALC Control 2 */71#define ADC_ALC_CTRL3 0x00000012 /*ADC ALC Control 3 */72#define ADC_NOISE_CTRL 0x00000013 /*ADC Noise Gate Control */73#define ADC_LIMIT_CTRL 0x00000014 /*ADC Limiter Control */74#define ADC_MUX 0x00000015 /*ADC Mux offset */75#if 076/* FIXME: Not tested yet. */77#define ADC_GAIN_MASK 0x000000ff //Mask for ADC Gain78#define ADC_ZERODB 0x000000cf //Value to set ADC to 0dB79#define ADC_MUTE_MASK 0x000000c0 //Mask for ADC mute80#define ADC_MUTE 0x000000c0 //Value to mute ADC81#define ADC_OSR 0x00000008 //Mask for ADC oversample rate select82#define ADC_TIMEOUT_DISABLE 0x00000008 //Value and mask to disable Timeout clock83#define ADC_HPF_DISABLE 0x00000100 //Value and mask to disable High pass filter84#define ADC_TRANWIN_MASK 0x00000070 //Mask for Length of Transient Window85#endif8687#define ADC_MUX_MASK 0x0000000f //Mask for ADC Mux88#define ADC_MUX_0 0x00000001 //Value to select Unknown at ADC Mux (Not used)89#define ADC_MUX_1 0x00000002 //Value to select Unknown at ADC Mux (Not used)90#define ADC_MUX_2 0x00000004 //Value to select Mic at ADC Mux91#define ADC_MUX_3 0x00000008 //Value to select Line-In at ADC Mux9293#define P17V_START_AUDIO 0x40 /* Start Audio bit */94/* 41 - 47: Reserved */95#define P17V_START_CAPTURE 0x48 /* Start Capture bit */96#define P17V_CAPTURE_FIFO_BASE 0x49 /* Record FIFO base address */97#define P17V_CAPTURE_FIFO_SIZE 0x4a /* Record FIFO buffer size */98#define P17V_CAPTURE_FIFO_INDEX 0x4b /* Record FIFO capture index */99#define P17V_CAPTURE_VOL_H 0x4c /* P17v capture volume control */100#define P17V_CAPTURE_VOL_L 0x4d /* P17v capture volume control */101/* 4e - 4f: Not used */102/* 50 - 5f: Not used */103#define P17V_SRCSel 0x60 /* SRC48 and SRCMulti sample rate select104* and output select105*/106#define P17V_MIXER_AC97_10K1_VOL_L 0x61 /* 10K to Mixer_AC97 input volume control */107#define P17V_MIXER_AC97_10K1_VOL_H 0x62 /* 10K to Mixer_AC97 input volume control */108#define P17V_MIXER_AC97_P17V_VOL_L 0x63 /* P17V to Mixer_AC97 input volume control */109#define P17V_MIXER_AC97_P17V_VOL_H 0x64 /* P17V to Mixer_AC97 input volume control */110#define P17V_MIXER_AC97_SRP_REC_VOL_L 0x65 /* SRP Record to Mixer_AC97 input volume control */111#define P17V_MIXER_AC97_SRP_REC_VOL_H 0x66 /* SRP Record to Mixer_AC97 input volume control */112/* 67 - 68: Reserved */113#define P17V_MIXER_Spdif_10K1_VOL_L 0x69 /* 10K to Mixer_Spdif input volume control */114#define P17V_MIXER_Spdif_10K1_VOL_H 0x6A /* 10K to Mixer_Spdif input volume control */115#define P17V_MIXER_Spdif_P17V_VOL_L 0x6B /* P17V to Mixer_Spdif input volume control */116#define P17V_MIXER_Spdif_P17V_VOL_H 0x6C /* P17V to Mixer_Spdif input volume control */117#define P17V_MIXER_Spdif_SRP_REC_VOL_L 0x6D /* SRP Record to Mixer_Spdif input volume control */118#define P17V_MIXER_Spdif_SRP_REC_VOL_H 0x6E /* SRP Record to Mixer_Spdif input volume control */119/* 6f - 70: Reserved */120#define P17V_MIXER_I2S_10K1_VOL_L 0x71 /* 10K to Mixer_I2S input volume control */121#define P17V_MIXER_I2S_10K1_VOL_H 0x72 /* 10K to Mixer_I2S input volume control */122#define P17V_MIXER_I2S_P17V_VOL_L 0x73 /* P17V to Mixer_I2S input volume control */123#define P17V_MIXER_I2S_P17V_VOL_H 0x74 /* P17V to Mixer_I2S input volume control */124#define P17V_MIXER_I2S_SRP_REC_VOL_L 0x75 /* SRP Record to Mixer_I2S input volume control */125#define P17V_MIXER_I2S_SRP_REC_VOL_H 0x76 /* SRP Record to Mixer_I2S input volume control */126/* 77 - 78: Reserved */127#define P17V_MIXER_AC97_ENABLE 0x79 /* Mixer AC97 input audio enable */128#define P17V_MIXER_SPDIF_ENABLE 0x7A /* Mixer SPDIF input audio enable */129#define P17V_MIXER_I2S_ENABLE 0x7B /* Mixer I2S input audio enable */130#define P17V_AUDIO_OUT_ENABLE 0x7C /* Audio out enable */131#define P17V_MIXER_ATT 0x7D /* SRP Mixer Attenuation Select */132#define P17V_SRP_RECORD_SRR 0x7E /* SRP Record channel source Select */133#define P17V_SOFT_RESET_SRP_MIXER 0x7F /* SRP and mixer soft reset */134135#define P17V_AC97_OUT_MASTER_VOL_L 0x80 /* AC97 Output master volume control */136#define P17V_AC97_OUT_MASTER_VOL_H 0x81 /* AC97 Output master volume control */137#define P17V_SPDIF_OUT_MASTER_VOL_L 0x82 /* SPDIF Output master volume control */138#define P17V_SPDIF_OUT_MASTER_VOL_H 0x83 /* SPDIF Output master volume control */139#define P17V_I2S_OUT_MASTER_VOL_L 0x84 /* I2S Output master volume control */140#define P17V_I2S_OUT_MASTER_VOL_H 0x85 /* I2S Output master volume control */141/* 86 - 87: Not used */142#define P17V_I2S_CHANNEL_SWAP_PHASE_INVERSE 0x88 /* I2S out mono channel swap143* and phase inverse */144#define P17V_SPDIF_CHANNEL_SWAP_PHASE_INVERSE 0x89 /* SPDIF out mono channel swap145* and phase inverse */146/* 8A: Not used */147#define P17V_SRP_P17V_ESR 0x8B /* SRP_P17V estimated sample rate and rate lock */148#define P17V_SRP_REC_ESR 0x8C /* SRP_REC estimated sample rate and rate lock */149#define P17V_SRP_BYPASS 0x8D /* srps channel bypass and srps bypass */150/* 8E - 92: Not used */151#define P17V_I2S_SRC_SEL 0x93 /* I2SIN mode sel */152153154155156157158159160