/*1* Driver for Digigram miXart soundcards2*3* definitions and makros for basic card access4*5* Copyright (c) 2003 by Digigram <[email protected]>6*7* This program is free software; you can redistribute it and/or modify8* it under the terms of the GNU General Public License as published by9* the Free Software Foundation; either version 2 of the License, or10* (at your option) any later version.11*12* This program is distributed in the hope that it will be useful,13* but WITHOUT ANY WARRANTY; without even the implied warranty of14* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the15* GNU General Public License for more details.16*17* You should have received a copy of the GNU General Public License18* along with this program; if not, write to the Free Software19* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA20*/2122#ifndef __SOUND_MIXART_HWDEP_H23#define __SOUND_MIXART_HWDEP_H2425#include <sound/hwdep.h>2627#ifndef readl_be28#define readl_be(x) be32_to_cpu(__raw_readl(x))29#endif3031#ifndef writel_be32#define writel_be(data,addr) __raw_writel(cpu_to_be32(data),addr)33#endif3435#ifndef readl_le36#define readl_le(x) le32_to_cpu(__raw_readl(x))37#endif3839#ifndef writel_le40#define writel_le(data,addr) __raw_writel(cpu_to_le32(data),addr)41#endif4243#define MIXART_MEM(mgr,x) ((mgr)->mem[0].virt + (x))44#define MIXART_REG(mgr,x) ((mgr)->mem[1].virt + (x))454647/* Daughter board Type */48#define DAUGHTER_TYPE_MASK 0x0F49#define DAUGHTER_VER_MASK 0xF050#define DAUGHTER_TYPEVER_MASK (DAUGHTER_TYPE_MASK|DAUGHTER_VER_MASK)5152#define MIXART_DAUGHTER_TYPE_NONE 0x0053#define MIXART_DAUGHTER_TYPE_COBRANET 0x0854#define MIXART_DAUGHTER_TYPE_AES 0x0E55565758#define MIXART_BA0_SIZE (16 * 1024 * 1024) /* 16M */59#define MIXART_BA1_SIZE (4 * 1024) /* 4k */6061/*62* -----------BAR 0 --------------------------------------------------------------------------------------------------------63*/64#define MIXART_PSEUDOREG 0x2000 /* base address for pseudoregister */6566#define MIXART_PSEUDOREG_BOARDNUMBER MIXART_PSEUDOREG+0 /* board number */6768/* perfmeter (available when elf loaded)*/69#define MIXART_PSEUDOREG_PERF_STREAM_LOAD_OFFSET MIXART_PSEUDOREG+0x70 /* streaming load */70#define MIXART_PSEUDOREG_PERF_SYSTEM_LOAD_OFFSET MIXART_PSEUDOREG+0x78 /* system load (reference)*/71#define MIXART_PSEUDOREG_PERF_MAILBX_LOAD_OFFSET MIXART_PSEUDOREG+0x7C /* mailbox load */72#define MIXART_PSEUDOREG_PERF_INTERR_LOAD_OFFSET MIXART_PSEUDOREG+0x74 /* interrupt handling load */7374/* motherboard xilinx loader info */75#define MIXART_PSEUDOREG_MXLX_BASE_ADDR_OFFSET MIXART_PSEUDOREG+0x9C /* 0x00600000 */76#define MIXART_PSEUDOREG_MXLX_SIZE_OFFSET MIXART_PSEUDOREG+0xA0 /* xilinx size in bytes */77#define MIXART_PSEUDOREG_MXLX_STATUS_OFFSET MIXART_PSEUDOREG+0xA4 /* status = EMBEBBED_STAT_XXX */7879/* elf loader info */80#define MIXART_PSEUDOREG_ELF_STATUS_OFFSET MIXART_PSEUDOREG+0xB0 /* status = EMBEBBED_STAT_XXX */8182/*83* after the elf code is loaded, and the flowtable info was passed to it,84* the driver polls on this address, until it shows 1 (presence) or 2 (absence)85* once it is non-zero, the daughter board type may be read86*/87#define MIXART_PSEUDOREG_DBRD_PRESENCE_OFFSET MIXART_PSEUDOREG+0x9908889/* Global info structure */90#define MIXART_PSEUDOREG_DBRD_TYPE_OFFSET MIXART_PSEUDOREG+0x994 /* Type and version of daughterboard */919293/* daughterboard xilinx loader info */94#define MIXART_PSEUDOREG_DXLX_BASE_ADDR_OFFSET MIXART_PSEUDOREG+0x998 /* get the address here where to write the file */95#define MIXART_PSEUDOREG_DXLX_SIZE_OFFSET MIXART_PSEUDOREG+0x99C /* xilinx size in bytes */96#define MIXART_PSEUDOREG_DXLX_STATUS_OFFSET MIXART_PSEUDOREG+0x9A0 /* status = EMBEBBED_STAT_XXX */9798/* */99#define MIXART_FLOWTABLE_PTR 0x3000 /* pointer to flow table */100101/* mailbox addresses */102103/* message DRV -> EMB */104#define MSG_INBOUND_POST_HEAD 0x010008 /* DRV posts MF + increment4 */105#define MSG_INBOUND_POST_TAIL 0x01000C /* EMB gets MF + increment4 */106/* message EMB -> DRV */107#define MSG_OUTBOUND_POST_TAIL 0x01001C /* DRV gets MF + increment4 */108#define MSG_OUTBOUND_POST_HEAD 0x010018 /* EMB posts MF + increment4 */109/* Get Free Frames */110#define MSG_INBOUND_FREE_TAIL 0x010004 /* DRV gets MFA + increment4 */111#define MSG_OUTBOUND_FREE_TAIL 0x010014 /* EMB gets MFA + increment4 */112/* Put Free Frames */113#define MSG_OUTBOUND_FREE_HEAD 0x010010 /* DRV puts MFA + increment4 */114#define MSG_INBOUND_FREE_HEAD 0x010000 /* EMB puts MFA + increment4 */115116/* firmware addresses of the message fifos */117#define MSG_BOUND_STACK_SIZE 0x004000 /* size of each following stack */118/* posted messages */119#define MSG_OUTBOUND_POST_STACK 0x108000 /* stack of messages to the DRV */120#define MSG_INBOUND_POST_STACK 0x104000 /* stack of messages to the EMB */121/* available empty messages */122#define MSG_OUTBOUND_FREE_STACK 0x10C000 /* stack of free enveloped for EMB */123#define MSG_INBOUND_FREE_STACK 0x100000 /* stack of free enveloped for DRV */124125126/* defines for mailbox message frames */127#define MSG_FRAME_OFFSET 0x64128#define MSG_FRAME_SIZE 0x6400129#define MSG_FRAME_NUMBER 32130#define MSG_FROM_AGENT_ITMF_OFFSET (MSG_FRAME_OFFSET + (MSG_FRAME_SIZE * MSG_FRAME_NUMBER))131#define MSG_TO_AGENT_ITMF_OFFSET (MSG_FROM_AGENT_ITMF_OFFSET + MSG_FRAME_SIZE)132#define MSG_HOST_RSC_PROTECTION (MSG_TO_AGENT_ITMF_OFFSET + MSG_FRAME_SIZE)133#define MSG_AGENT_RSC_PROTECTION (MSG_HOST_RSC_PROTECTION + 4)134135136/*137* -----------BAR 1 --------------------------------------------------------------------------------------------------------138*/139140/* interrupt addresses and constants */141#define MIXART_PCI_OMIMR_OFFSET 0x34 /* outbound message interrupt mask register */142#define MIXART_PCI_OMISR_OFFSET 0x30 /* outbound message interrupt status register */143#define MIXART_PCI_ODBR_OFFSET 0x60 /* outbound doorbell register */144145#define MIXART_BA1_BRUTAL_RESET_OFFSET 0x68 /* write 1 in LSBit to reset board */146147#define MIXART_HOST_ALL_INTERRUPT_MASKED 0x02B /* 0000 0010 1011 */148#define MIXART_ALLOW_OUTBOUND_DOORBELL 0x023 /* 0000 0010 0011 */149#define MIXART_OIDI 0x008 /* 0000 0000 1000 */150151152int snd_mixart_setup_firmware(struct mixart_mgr *mgr);153154#endif /* __SOUND_MIXART_HWDEP_H */155156157