Path: blob/master/sound/soc/davinci/davinci-mcasp.c
10817 views
/*1* ALSA SoC McASP Audio Layer for TI DAVINCI processor2*3* Multi-channel Audio Serial Port Driver4*5* Author: Nirmal Pandey <[email protected]>,6* Suresh Rajashekara <[email protected]>7* Steve Chen <[email protected]>8*9* Copyright: (C) 2009 MontaVista Software, Inc., <[email protected]>10* Copyright: (C) 2009 Texas Instruments, India11*12* This program is free software; you can redistribute it and/or modify13* it under the terms of the GNU General Public License version 2 as14* published by the Free Software Foundation.15*/1617#include <linux/init.h>18#include <linux/module.h>19#include <linux/device.h>20#include <linux/slab.h>21#include <linux/delay.h>22#include <linux/io.h>23#include <linux/clk.h>2425#include <sound/core.h>26#include <sound/pcm.h>27#include <sound/pcm_params.h>28#include <sound/initval.h>29#include <sound/soc.h>3031#include "davinci-pcm.h"32#include "davinci-mcasp.h"3334/*35* McASP register definitions36*/37#define DAVINCI_MCASP_PID_REG 0x0038#define DAVINCI_MCASP_PWREMUMGT_REG 0x043940#define DAVINCI_MCASP_PFUNC_REG 0x1041#define DAVINCI_MCASP_PDIR_REG 0x1442#define DAVINCI_MCASP_PDOUT_REG 0x1843#define DAVINCI_MCASP_PDSET_REG 0x1c4445#define DAVINCI_MCASP_PDCLR_REG 0x204647#define DAVINCI_MCASP_TLGC_REG 0x3048#define DAVINCI_MCASP_TLMR_REG 0x344950#define DAVINCI_MCASP_GBLCTL_REG 0x4451#define DAVINCI_MCASP_AMUTE_REG 0x4852#define DAVINCI_MCASP_LBCTL_REG 0x4c5354#define DAVINCI_MCASP_TXDITCTL_REG 0x505556#define DAVINCI_MCASP_GBLCTLR_REG 0x6057#define DAVINCI_MCASP_RXMASK_REG 0x6458#define DAVINCI_MCASP_RXFMT_REG 0x6859#define DAVINCI_MCASP_RXFMCTL_REG 0x6c6061#define DAVINCI_MCASP_ACLKRCTL_REG 0x7062#define DAVINCI_MCASP_AHCLKRCTL_REG 0x7463#define DAVINCI_MCASP_RXTDM_REG 0x7864#define DAVINCI_MCASP_EVTCTLR_REG 0x7c6566#define DAVINCI_MCASP_RXSTAT_REG 0x8067#define DAVINCI_MCASP_RXTDMSLOT_REG 0x8468#define DAVINCI_MCASP_RXCLKCHK_REG 0x8869#define DAVINCI_MCASP_REVTCTL_REG 0x8c7071#define DAVINCI_MCASP_GBLCTLX_REG 0xa072#define DAVINCI_MCASP_TXMASK_REG 0xa473#define DAVINCI_MCASP_TXFMT_REG 0xa874#define DAVINCI_MCASP_TXFMCTL_REG 0xac7576#define DAVINCI_MCASP_ACLKXCTL_REG 0xb077#define DAVINCI_MCASP_AHCLKXCTL_REG 0xb478#define DAVINCI_MCASP_TXTDM_REG 0xb879#define DAVINCI_MCASP_EVTCTLX_REG 0xbc8081#define DAVINCI_MCASP_TXSTAT_REG 0xc082#define DAVINCI_MCASP_TXTDMSLOT_REG 0xc483#define DAVINCI_MCASP_TXCLKCHK_REG 0xc884#define DAVINCI_MCASP_XEVTCTL_REG 0xcc8586/* Left(even TDM Slot) Channel Status Register File */87#define DAVINCI_MCASP_DITCSRA_REG 0x10088/* Right(odd TDM slot) Channel Status Register File */89#define DAVINCI_MCASP_DITCSRB_REG 0x11890/* Left(even TDM slot) User Data Register File */91#define DAVINCI_MCASP_DITUDRA_REG 0x13092/* Right(odd TDM Slot) User Data Register File */93#define DAVINCI_MCASP_DITUDRB_REG 0x1489495/* Serializer n Control Register */96#define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x18097#define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \98(n << 2))99100/* Transmit Buffer for Serializer n */101#define DAVINCI_MCASP_TXBUF_REG 0x200102/* Receive Buffer for Serializer n */103#define DAVINCI_MCASP_RXBUF_REG 0x280104105/* McASP FIFO Registers */106#define DAVINCI_MCASP_WFIFOCTL (0x1010)107#define DAVINCI_MCASP_WFIFOSTS (0x1014)108#define DAVINCI_MCASP_RFIFOCTL (0x1018)109#define DAVINCI_MCASP_RFIFOSTS (0x101C)110111/*112* DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management113* Register Bits114*/115#define MCASP_FREE BIT(0)116#define MCASP_SOFT BIT(1)117118/*119* DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits120*/121#define AXR(n) (1<<n)122#define PFUNC_AMUTE BIT(25)123#define ACLKX BIT(26)124#define AHCLKX BIT(27)125#define AFSX BIT(28)126#define ACLKR BIT(29)127#define AHCLKR BIT(30)128#define AFSR BIT(31)129130/*131* DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits132*/133#define AXR(n) (1<<n)134#define PDIR_AMUTE BIT(25)135#define ACLKX BIT(26)136#define AHCLKX BIT(27)137#define AFSX BIT(28)138#define ACLKR BIT(29)139#define AHCLKR BIT(30)140#define AFSR BIT(31)141142/*143* DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits144*/145#define DITEN BIT(0) /* Transmit DIT mode enable/disable */146#define VA BIT(2)147#define VB BIT(3)148149/*150* DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits151*/152#define TXROT(val) (val)153#define TXSEL BIT(3)154#define TXSSZ(val) (val<<4)155#define TXPBIT(val) (val<<8)156#define TXPAD(val) (val<<13)157#define TXORD BIT(15)158#define FSXDLY(val) (val<<16)159160/*161* DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits162*/163#define RXROT(val) (val)164#define RXSEL BIT(3)165#define RXSSZ(val) (val<<4)166#define RXPBIT(val) (val<<8)167#define RXPAD(val) (val<<13)168#define RXORD BIT(15)169#define FSRDLY(val) (val<<16)170171/*172* DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits173*/174#define FSXPOL BIT(0)175#define AFSXE BIT(1)176#define FSXDUR BIT(4)177#define FSXMOD(val) (val<<7)178179/*180* DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits181*/182#define FSRPOL BIT(0)183#define AFSRE BIT(1)184#define FSRDUR BIT(4)185#define FSRMOD(val) (val<<7)186187/*188* DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits189*/190#define ACLKXDIV(val) (val)191#define ACLKXE BIT(5)192#define TX_ASYNC BIT(6)193#define ACLKXPOL BIT(7)194195/*196* DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits197*/198#define ACLKRDIV(val) (val)199#define ACLKRE BIT(5)200#define RX_ASYNC BIT(6)201#define ACLKRPOL BIT(7)202203/*204* DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control205* Register Bits206*/207#define AHCLKXDIV(val) (val)208#define AHCLKXPOL BIT(14)209#define AHCLKXE BIT(15)210211/*212* DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control213* Register Bits214*/215#define AHCLKRDIV(val) (val)216#define AHCLKRPOL BIT(14)217#define AHCLKRE BIT(15)218219/*220* DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits221*/222#define MODE(val) (val)223#define DISMOD (val)(val<<2)224#define TXSTATE BIT(4)225#define RXSTATE BIT(5)226227/*228* DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits229*/230#define LBEN BIT(0)231#define LBORD BIT(1)232#define LBGENMODE(val) (val<<2)233234/*235* DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration236*/237#define TXTDMS(n) (1<<n)238239/*240* DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration241*/242#define RXTDMS(n) (1<<n)243244/*245* DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits246*/247#define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */248#define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */249#define RXSERCLR BIT(2) /* Receiver Serializer Clear */250#define RXSMRST BIT(3) /* Receiver State Machine Reset */251#define RXFSRST BIT(4) /* Frame Sync Generator Reset */252#define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */253#define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/254#define TXSERCLR BIT(10) /* Transmit Serializer Clear */255#define TXSMRST BIT(11) /* Transmitter State Machine Reset */256#define TXFSRST BIT(12) /* Frame Sync Generator Reset */257258/*259* DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits260*/261#define MUTENA(val) (val)262#define MUTEINPOL BIT(2)263#define MUTEINENA BIT(3)264#define MUTEIN BIT(4)265#define MUTER BIT(5)266#define MUTEX BIT(6)267#define MUTEFSR BIT(7)268#define MUTEFSX BIT(8)269#define MUTEBADCLKR BIT(9)270#define MUTEBADCLKX BIT(10)271#define MUTERXDMAERR BIT(11)272#define MUTETXDMAERR BIT(12)273274/*275* DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits276*/277#define RXDATADMADIS BIT(0)278279/*280* DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits281*/282#define TXDATADMADIS BIT(0)283284/*285* DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits286*/287#define FIFO_ENABLE BIT(16)288#define NUMEVT_MASK (0xFF << 8)289#define NUMDMA_MASK (0xFF)290291#define DAVINCI_MCASP_NUM_SERIALIZER 16292293static inline void mcasp_set_bits(void __iomem *reg, u32 val)294{295__raw_writel(__raw_readl(reg) | val, reg);296}297298static inline void mcasp_clr_bits(void __iomem *reg, u32 val)299{300__raw_writel((__raw_readl(reg) & ~(val)), reg);301}302303static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)304{305__raw_writel((__raw_readl(reg) & ~mask) | val, reg);306}307308static inline void mcasp_set_reg(void __iomem *reg, u32 val)309{310__raw_writel(val, reg);311}312313static inline u32 mcasp_get_reg(void __iomem *reg)314{315return (unsigned int)__raw_readl(reg);316}317318static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)319{320int i = 0;321322mcasp_set_bits(regs, val);323324/* programming GBLCTL needs to read back from GBLCTL and verfiy */325/* loop count is to avoid the lock-up */326for (i = 0; i < 1000; i++) {327if ((mcasp_get_reg(regs) & val) == val)328break;329}330331if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))332printk(KERN_ERR "GBLCTL write error\n");333}334335static void mcasp_start_rx(struct davinci_audio_dev *dev)336{337mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);338mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);339mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);340mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);341342mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);343mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);344mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);345346mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);347mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);348}349350static void mcasp_start_tx(struct davinci_audio_dev *dev)351{352u8 offset = 0, i;353u32 cnt;354355mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);356mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);357mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);358mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);359360mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);361mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);362mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);363for (i = 0; i < dev->num_serializer; i++) {364if (dev->serial_dir[i] == TX_MODE) {365offset = i;366break;367}368}369370/* wait for TX ready */371cnt = 0;372while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &373TXSTATE) && (cnt < 100000))374cnt++;375376mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);377}378379static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)380{381if (stream == SNDRV_PCM_STREAM_PLAYBACK) {382if (dev->txnumevt) /* enable FIFO */383mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,384FIFO_ENABLE);385mcasp_start_tx(dev);386} else {387if (dev->rxnumevt) /* enable FIFO */388mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,389FIFO_ENABLE);390mcasp_start_rx(dev);391}392}393394static void mcasp_stop_rx(struct davinci_audio_dev *dev)395{396mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);397mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);398}399400static void mcasp_stop_tx(struct davinci_audio_dev *dev)401{402mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);403mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);404}405406static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)407{408if (stream == SNDRV_PCM_STREAM_PLAYBACK) {409if (dev->txnumevt) /* disable FIFO */410mcasp_clr_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,411FIFO_ENABLE);412mcasp_stop_tx(dev);413} else {414if (dev->rxnumevt) /* disable FIFO */415mcasp_clr_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,416FIFO_ENABLE);417mcasp_stop_rx(dev);418}419}420421static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,422unsigned int fmt)423{424struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);425void __iomem *base = dev->base;426427switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {428case SND_SOC_DAIFMT_CBS_CFS:429/* codec is clock and frame slave */430mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);431mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);432433mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);434mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);435436mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,437ACLKX | AHCLKX | AFSX);438break;439case SND_SOC_DAIFMT_CBM_CFS:440/* codec is clock master and frame slave */441mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);442mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);443444mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);445mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);446447mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,448ACLKX | ACLKR);449mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG,450AFSX | AFSR);451break;452case SND_SOC_DAIFMT_CBM_CFM:453/* codec is clock and frame master */454mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);455mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);456457mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);458mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);459460mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG,461ACLKX | AHCLKX | AFSX | ACLKR | AHCLKR | AFSR);462break;463464default:465return -EINVAL;466}467468switch (fmt & SND_SOC_DAIFMT_INV_MASK) {469case SND_SOC_DAIFMT_IB_NF:470mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);471mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);472473mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);474mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);475break;476477case SND_SOC_DAIFMT_NB_IF:478mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);479mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);480481mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);482mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);483break;484485case SND_SOC_DAIFMT_IB_IF:486mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);487mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);488489mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);490mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);491break;492493case SND_SOC_DAIFMT_NB_NF:494mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);495mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);496497mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);498mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);499break;500501default:502return -EINVAL;503}504505return 0;506}507508static int davinci_config_channel_size(struct davinci_audio_dev *dev,509int channel_size)510{511u32 fmt = 0;512u32 mask, rotate;513514switch (channel_size) {515case DAVINCI_AUDIO_WORD_8:516fmt = 0x03;517rotate = 6;518mask = 0x000000ff;519break;520521case DAVINCI_AUDIO_WORD_12:522fmt = 0x05;523rotate = 5;524mask = 0x00000fff;525break;526527case DAVINCI_AUDIO_WORD_16:528fmt = 0x07;529rotate = 4;530mask = 0x0000ffff;531break;532533case DAVINCI_AUDIO_WORD_20:534fmt = 0x09;535rotate = 3;536mask = 0x000fffff;537break;538539case DAVINCI_AUDIO_WORD_24:540fmt = 0x0B;541rotate = 2;542mask = 0x00ffffff;543break;544545case DAVINCI_AUDIO_WORD_28:546fmt = 0x0D;547rotate = 1;548mask = 0x0fffffff;549break;550551case DAVINCI_AUDIO_WORD_32:552fmt = 0x0F;553rotate = 0;554mask = 0xffffffff;555break;556557default:558return -EINVAL;559}560561mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,562RXSSZ(fmt), RXSSZ(0x0F));563mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,564TXSSZ(fmt), TXSSZ(0x0F));565mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),566TXROT(7));567mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),568RXROT(7));569mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);570mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);571572return 0;573}574575static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)576{577int i;578u8 tx_ser = 0;579u8 rx_ser = 0;580581/* Default configuration */582mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);583584/* All PINS as McASP */585mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);586587if (stream == SNDRV_PCM_STREAM_PLAYBACK) {588mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);589mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,590TXDATADMADIS);591} else {592mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);593mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,594RXDATADMADIS);595}596597for (i = 0; i < dev->num_serializer; i++) {598mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),599dev->serial_dir[i]);600if (dev->serial_dir[i] == TX_MODE) {601mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,602AXR(i));603tx_ser++;604} else if (dev->serial_dir[i] == RX_MODE) {605mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,606AXR(i));607rx_ser++;608}609}610611if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {612if (dev->txnumevt * tx_ser > 64)613dev->txnumevt = 1;614615mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, tx_ser,616NUMDMA_MASK);617mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,618((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);619}620621if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {622if (dev->rxnumevt * rx_ser > 64)623dev->rxnumevt = 1;624625mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, rx_ser,626NUMDMA_MASK);627mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,628((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);629}630}631632static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)633{634int i, active_slots;635u32 mask = 0;636637active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;638for (i = 0; i < active_slots; i++)639mask |= (1 << i);640641mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);642643if (stream == SNDRV_PCM_STREAM_PLAYBACK) {644/* bit stream is MSB first with no delay */645/* DSP_B mode */646mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,647AHCLKXE);648mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);649mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);650651if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))652mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,653FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));654else655printk(KERN_ERR "playback tdm slot %d not supported\n",656dev->tdm_slots);657658mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);659} else {660/* bit stream is MSB first with no delay */661/* DSP_B mode */662mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);663mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,664AHCLKRE);665mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);666667if ((dev->tdm_slots >= 2) && (dev->tdm_slots <= 32))668mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,669FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));670else671printk(KERN_ERR "capture tdm slot %d not supported\n",672dev->tdm_slots);673674mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);675}676}677678/* S/PDIF */679static void davinci_hw_dit_param(struct davinci_audio_dev *dev)680{681/* Set the PDIR for Serialiser as output */682mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);683684/* TXMASK for 24 bits */685mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);686687/* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0688and LSB first */689mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,690TXROT(6) | TXSSZ(15));691692/* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */693mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,694AFSXE | FSXMOD(0x180));695696/* Set the TX tdm : for all the slots */697mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);698699/* Set the TX clock controls : div = 1 and internal */700mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,701ACLKXE | TX_ASYNC);702703mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);704705/* Only 44100 and 48000 are valid, both have the same setting */706mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));707708/* Enable the DIT */709mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);710}711712static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,713struct snd_pcm_hw_params *params,714struct snd_soc_dai *cpu_dai)715{716struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);717struct davinci_pcm_dma_params *dma_params =718&dev->dma_params[substream->stream];719int word_length;720u8 fifo_level;721722davinci_hw_common_param(dev, substream->stream);723if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)724fifo_level = dev->txnumevt;725else726fifo_level = dev->rxnumevt;727728if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)729davinci_hw_dit_param(dev);730else731davinci_hw_param(dev, substream->stream);732733switch (params_format(params)) {734case SNDRV_PCM_FORMAT_S8:735dma_params->data_type = 1;736word_length = DAVINCI_AUDIO_WORD_8;737break;738739case SNDRV_PCM_FORMAT_S16_LE:740dma_params->data_type = 2;741word_length = DAVINCI_AUDIO_WORD_16;742break;743744case SNDRV_PCM_FORMAT_S32_LE:745dma_params->data_type = 4;746word_length = DAVINCI_AUDIO_WORD_32;747break;748749default:750printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");751return -EINVAL;752}753754if (dev->version == MCASP_VERSION_2 && !fifo_level)755dma_params->acnt = 4;756else757dma_params->acnt = dma_params->data_type;758759dma_params->fifo_level = fifo_level;760davinci_config_channel_size(dev, word_length);761762return 0;763}764765static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,766int cmd, struct snd_soc_dai *cpu_dai)767{768struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);769int ret = 0;770771switch (cmd) {772case SNDRV_PCM_TRIGGER_RESUME:773case SNDRV_PCM_TRIGGER_START:774case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:775if (!dev->clk_active) {776clk_enable(dev->clk);777dev->clk_active = 1;778}779davinci_mcasp_start(dev, substream->stream);780break;781782case SNDRV_PCM_TRIGGER_SUSPEND:783davinci_mcasp_stop(dev, substream->stream);784if (dev->clk_active) {785clk_disable(dev->clk);786dev->clk_active = 0;787}788789break;790791case SNDRV_PCM_TRIGGER_STOP:792case SNDRV_PCM_TRIGGER_PAUSE_PUSH:793davinci_mcasp_stop(dev, substream->stream);794break;795796default:797ret = -EINVAL;798}799800return ret;801}802803static int davinci_mcasp_startup(struct snd_pcm_substream *substream,804struct snd_soc_dai *dai)805{806struct davinci_audio_dev *dev = snd_soc_dai_get_drvdata(dai);807808snd_soc_dai_set_dma_data(dai, substream, dev->dma_params);809return 0;810}811812static struct snd_soc_dai_ops davinci_mcasp_dai_ops = {813.startup = davinci_mcasp_startup,814.trigger = davinci_mcasp_trigger,815.hw_params = davinci_mcasp_hw_params,816.set_fmt = davinci_mcasp_set_dai_fmt,817818};819820static struct snd_soc_dai_driver davinci_mcasp_dai[] = {821{822.name = "davinci-mcasp.0",823.playback = {824.channels_min = 2,825.channels_max = 2,826.rates = DAVINCI_MCASP_RATES,827.formats = SNDRV_PCM_FMTBIT_S8 |828SNDRV_PCM_FMTBIT_S16_LE |829SNDRV_PCM_FMTBIT_S32_LE,830},831.capture = {832.channels_min = 2,833.channels_max = 2,834.rates = DAVINCI_MCASP_RATES,835.formats = SNDRV_PCM_FMTBIT_S8 |836SNDRV_PCM_FMTBIT_S16_LE |837SNDRV_PCM_FMTBIT_S32_LE,838},839.ops = &davinci_mcasp_dai_ops,840841},842{843"davinci-mcasp.1",844.playback = {845.channels_min = 1,846.channels_max = 384,847.rates = DAVINCI_MCASP_RATES,848.formats = SNDRV_PCM_FMTBIT_S16_LE,849},850.ops = &davinci_mcasp_dai_ops,851},852853};854855static int davinci_mcasp_probe(struct platform_device *pdev)856{857struct davinci_pcm_dma_params *dma_data;858struct resource *mem, *ioarea, *res;859struct snd_platform_data *pdata;860struct davinci_audio_dev *dev;861int ret = 0;862863dev = kzalloc(sizeof(struct davinci_audio_dev), GFP_KERNEL);864if (!dev)865return -ENOMEM;866867mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);868if (!mem) {869dev_err(&pdev->dev, "no mem resource?\n");870ret = -ENODEV;871goto err_release_data;872}873874ioarea = request_mem_region(mem->start,875resource_size(mem), pdev->name);876if (!ioarea) {877dev_err(&pdev->dev, "Audio region already claimed\n");878ret = -EBUSY;879goto err_release_data;880}881882pdata = pdev->dev.platform_data;883dev->clk = clk_get(&pdev->dev, NULL);884if (IS_ERR(dev->clk)) {885ret = -ENODEV;886goto err_release_region;887}888889clk_enable(dev->clk);890dev->clk_active = 1;891892dev->base = ioremap(mem->start, resource_size(mem));893if (!dev->base) {894dev_err(&pdev->dev, "ioremap failed\n");895ret = -ENOMEM;896goto err_release_clk;897}898899dev->op_mode = pdata->op_mode;900dev->tdm_slots = pdata->tdm_slots;901dev->num_serializer = pdata->num_serializer;902dev->serial_dir = pdata->serial_dir;903dev->codec_fmt = pdata->codec_fmt;904dev->version = pdata->version;905dev->txnumevt = pdata->txnumevt;906dev->rxnumevt = pdata->rxnumevt;907908dma_data = &dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];909dma_data->asp_chan_q = pdata->asp_chan_q;910dma_data->ram_chan_q = pdata->ram_chan_q;911dma_data->sram_size = pdata->sram_size_playback;912dma_data->dma_addr = (dma_addr_t) (pdata->tx_dma_offset +913mem->start);914915/* first TX, then RX */916res = platform_get_resource(pdev, IORESOURCE_DMA, 0);917if (!res) {918dev_err(&pdev->dev, "no DMA resource\n");919ret = -ENODEV;920goto err_iounmap;921}922923dma_data->channel = res->start;924925dma_data = &dev->dma_params[SNDRV_PCM_STREAM_CAPTURE];926dma_data->asp_chan_q = pdata->asp_chan_q;927dma_data->ram_chan_q = pdata->ram_chan_q;928dma_data->sram_size = pdata->sram_size_capture;929dma_data->dma_addr = (dma_addr_t)(pdata->rx_dma_offset +930mem->start);931932res = platform_get_resource(pdev, IORESOURCE_DMA, 1);933if (!res) {934dev_err(&pdev->dev, "no DMA resource\n");935ret = -ENODEV;936goto err_iounmap;937}938939dma_data->channel = res->start;940dev_set_drvdata(&pdev->dev, dev);941ret = snd_soc_register_dai(&pdev->dev, &davinci_mcasp_dai[pdata->op_mode]);942943if (ret != 0)944goto err_iounmap;945return 0;946947err_iounmap:948iounmap(dev->base);949err_release_clk:950clk_disable(dev->clk);951clk_put(dev->clk);952err_release_region:953release_mem_region(mem->start, resource_size(mem));954err_release_data:955kfree(dev);956957return ret;958}959960static int davinci_mcasp_remove(struct platform_device *pdev)961{962struct davinci_audio_dev *dev = dev_get_drvdata(&pdev->dev);963struct resource *mem;964965snd_soc_unregister_dai(&pdev->dev);966clk_disable(dev->clk);967clk_put(dev->clk);968dev->clk = NULL;969970mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);971release_mem_region(mem->start, resource_size(mem));972973kfree(dev);974975return 0;976}977978static struct platform_driver davinci_mcasp_driver = {979.probe = davinci_mcasp_probe,980.remove = davinci_mcasp_remove,981.driver = {982.name = "davinci-mcasp",983.owner = THIS_MODULE,984},985};986987static int __init davinci_mcasp_init(void)988{989return platform_driver_register(&davinci_mcasp_driver);990}991module_init(davinci_mcasp_init);992993static void __exit davinci_mcasp_exit(void)994{995platform_driver_unregister(&davinci_mcasp_driver);996}997module_exit(davinci_mcasp_exit);998999MODULE_AUTHOR("Steve Chen");1000MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");1001MODULE_LICENSE("GPL");1002100310041005