Path: blob/main/contrib/llvm-project/clang/lib/Basic/Targets/SystemZ.cpp
35269 views
//===--- SystemZ.cpp - Implement SystemZ target feature support -----------===//1//2// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.3// See https://llvm.org/LICENSE.txt for license information.4// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception5//6//===----------------------------------------------------------------------===//7//8// This file implements SystemZ TargetInfo objects.9//10//===----------------------------------------------------------------------===//1112#include "SystemZ.h"13#include "clang/Basic/Builtins.h"14#include "clang/Basic/LangOptions.h"15#include "clang/Basic/MacroBuilder.h"16#include "clang/Basic/TargetBuiltins.h"17#include "llvm/ADT/StringSwitch.h"1819using namespace clang;20using namespace clang::targets;2122static constexpr Builtin::Info BuiltinInfo[] = {23#define BUILTIN(ID, TYPE, ATTRS) \24{#ID, TYPE, ATTRS, nullptr, HeaderDesc::NO_HEADER, ALL_LANGUAGES},25#define TARGET_BUILTIN(ID, TYPE, ATTRS, FEATURE) \26{#ID, TYPE, ATTRS, FEATURE, HeaderDesc::NO_HEADER, ALL_LANGUAGES},27#include "clang/Basic/BuiltinsSystemZ.def"28};2930const char *const SystemZTargetInfo::GCCRegNames[] = {31"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",32"r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",33"f0", "f2", "f4", "f6", "f1", "f3", "f5", "f7",34"f8", "f10", "f12", "f14", "f9", "f11", "f13", "f15",35/*ap*/"", "cc", /*fp*/"", /*rp*/"", "a0", "a1",36"v16", "v18", "v20", "v22", "v17", "v19", "v21", "v23",37"v24", "v26", "v28", "v30", "v25", "v27", "v29", "v31"38};3940const TargetInfo::AddlRegName GCCAddlRegNames[] = {41{{"v0"}, 16}, {{"v2"}, 17}, {{"v4"}, 18}, {{"v6"}, 19},42{{"v1"}, 20}, {{"v3"}, 21}, {{"v5"}, 22}, {{"v7"}, 23},43{{"v8"}, 24}, {{"v10"}, 25}, {{"v12"}, 26}, {{"v14"}, 27},44{{"v9"}, 28}, {{"v11"}, 29}, {{"v13"}, 30}, {{"v15"}, 31}45};4647ArrayRef<const char *> SystemZTargetInfo::getGCCRegNames() const {48return llvm::ArrayRef(GCCRegNames);49}5051ArrayRef<TargetInfo::AddlRegName> SystemZTargetInfo::getGCCAddlRegNames() const {52return llvm::ArrayRef(GCCAddlRegNames);53}5455bool SystemZTargetInfo::validateAsmConstraint(56const char *&Name, TargetInfo::ConstraintInfo &Info) const {57switch (*Name) {58default:59return false;6061case 'Z':62switch (Name[1]) {63default:64return false;65case 'Q': // Address with base and unsigned 12-bit displacement66case 'R': // Likewise, plus an index67case 'S': // Address with base and signed 20-bit displacement68case 'T': // Likewise, plus an index69break;70}71[[fallthrough]];72case 'a': // Address register73case 'd': // Data register (equivalent to 'r')74case 'f': // Floating-point register75case 'v': // Vector register76Info.setAllowsRegister();77return true;7879case 'I': // Unsigned 8-bit constant80case 'J': // Unsigned 12-bit constant81case 'K': // Signed 16-bit constant82case 'L': // Signed 20-bit displacement (on all targets we support)83case 'M': // 0x7fffffff84return true;8586case 'Q': // Memory with base and unsigned 12-bit displacement87case 'R': // Likewise, plus an index88case 'S': // Memory with base and signed 20-bit displacement89case 'T': // Likewise, plus an index90Info.setAllowsMemory();91return true;92}93}9495struct ISANameRevision {96llvm::StringLiteral Name;97int ISARevisionID;98};99static constexpr ISANameRevision ISARevisions[] = {100{{"arch8"}, 8}, {{"z10"}, 8},101{{"arch9"}, 9}, {{"z196"}, 9},102{{"arch10"}, 10}, {{"zEC12"}, 10},103{{"arch11"}, 11}, {{"z13"}, 11},104{{"arch12"}, 12}, {{"z14"}, 12},105{{"arch13"}, 13}, {{"z15"}, 13},106{{"arch14"}, 14}, {{"z16"}, 14},107};108109int SystemZTargetInfo::getISARevision(StringRef Name) const {110const auto Rev =111llvm::find_if(ISARevisions, [Name](const ISANameRevision &CR) {112return CR.Name == Name;113});114if (Rev == std::end(ISARevisions))115return -1;116return Rev->ISARevisionID;117}118119void SystemZTargetInfo::fillValidCPUList(120SmallVectorImpl<StringRef> &Values) const {121for (const ISANameRevision &Rev : ISARevisions)122Values.push_back(Rev.Name);123}124125bool SystemZTargetInfo::hasFeature(StringRef Feature) const {126return llvm::StringSwitch<bool>(Feature)127.Case("systemz", true)128.Case("arch8", ISARevision >= 8)129.Case("arch9", ISARevision >= 9)130.Case("arch10", ISARevision >= 10)131.Case("arch11", ISARevision >= 11)132.Case("arch12", ISARevision >= 12)133.Case("arch13", ISARevision >= 13)134.Case("arch14", ISARevision >= 14)135.Case("htm", HasTransactionalExecution)136.Case("vx", HasVector)137.Default(false);138}139140unsigned SystemZTargetInfo::getMinGlobalAlign(uint64_t Size,141bool HasNonWeakDef) const {142// Don't enforce the minimum alignment on an external or weak symbol if143// -munaligned-symbols is passed.144if (UnalignedSymbols && !HasNonWeakDef)145return 0;146147return MinGlobalAlign;148}149150void SystemZTargetInfo::getTargetDefines(const LangOptions &Opts,151MacroBuilder &Builder) const {152Builder.defineMacro("__s390__");153Builder.defineMacro("__s390x__");154Builder.defineMacro("__zarch__");155Builder.defineMacro("__LONG_DOUBLE_128__");156157Builder.defineMacro("__ARCH__", Twine(ISARevision));158159Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_1");160Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_2");161Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_4");162Builder.defineMacro("__GCC_HAVE_SYNC_COMPARE_AND_SWAP_8");163164if (HasTransactionalExecution)165Builder.defineMacro("__HTM__");166if (HasVector)167Builder.defineMacro("__VX__");168if (Opts.ZVector)169Builder.defineMacro("__VEC__", "10304");170}171172ArrayRef<Builtin::Info> SystemZTargetInfo::getTargetBuiltins() const {173return llvm::ArrayRef(BuiltinInfo, clang::SystemZ::LastTSBuiltin -174Builtin::FirstTSBuiltin);175}176177178