Path: blob/main/contrib/llvm-project/libunwind/include/libunwind.h
35148 views
//===----------------------------------------------------------------------===//1//2// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.3// See https://llvm.org/LICENSE.txt for license information.4// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception5//6//7// Compatible with libunwind API documented at:8// http://www.nongnu.org/libunwind/man/libunwind(3).html9//10//===----------------------------------------------------------------------===//1112#ifndef __LIBUNWIND__13#define __LIBUNWIND__1415#include <__libunwind_config.h>1617#include <stdint.h>18#include <stddef.h>1920#ifdef __APPLE__21#if __clang__22#if __has_include(<Availability.h>)23#include <Availability.h>24#endif25#elif __ENVIRONMENT_MAC_OS_X_VERSION_MIN_REQUIRED__ >= 105026#include <Availability.h>27#endif2829#ifdef __arm__30#define LIBUNWIND_AVAIL __attribute__((unavailable))31#elif defined(__OSX_AVAILABLE_STARTING)32#define LIBUNWIND_AVAIL __OSX_AVAILABLE_STARTING(__MAC_10_6, __IPHONE_5_0)33#else34#include <AvailabilityMacros.h>35#ifdef AVAILABLE_MAC_OS_X_VERSION_10_6_AND_LATER36#define LIBUNWIND_AVAIL AVAILABLE_MAC_OS_X_VERSION_10_6_AND_LATER37#else38#define LIBUNWIND_AVAIL __attribute__((unavailable))39#endif40#endif41#else42#define LIBUNWIND_AVAIL43#endif4445#if defined(_WIN32) && defined(__SEH__)46#define LIBUNWIND_CURSOR_ALIGNMENT_ATTR __attribute__((__aligned__(16)))47#else48#define LIBUNWIND_CURSOR_ALIGNMENT_ATTR49#endif5051/* error codes */52enum {53UNW_ESUCCESS = 0, /* no error */54UNW_EUNSPEC = -6540, /* unspecified (general) error */55UNW_ENOMEM = -6541, /* out of memory */56UNW_EBADREG = -6542, /* bad register number */57UNW_EREADONLYREG = -6543, /* attempt to write read-only register */58UNW_ESTOPUNWIND = -6544, /* stop unwinding */59UNW_EINVALIDIP = -6545, /* invalid IP */60UNW_EBADFRAME = -6546, /* bad frame */61UNW_EINVAL = -6547, /* unsupported operation or bad value */62UNW_EBADVERSION = -6548, /* unwind info has unsupported version */63UNW_ENOINFO = -6549 /* no unwind info found */64#if defined(_LIBUNWIND_TARGET_AARCH64) && !defined(_LIBUNWIND_IS_NATIVE_ONLY)65, UNW_ECROSSRASIGNING = -6550 /* cross unwind with return address signing */66#endif67};6869struct unw_context_t {70uint64_t data[_LIBUNWIND_CONTEXT_SIZE];71};72typedef struct unw_context_t unw_context_t;7374struct unw_cursor_t {75uint64_t data[_LIBUNWIND_CURSOR_SIZE];76} LIBUNWIND_CURSOR_ALIGNMENT_ATTR;77typedef struct unw_cursor_t unw_cursor_t;7879typedef struct unw_addr_space *unw_addr_space_t;8081typedef int unw_regnum_t;82typedef uintptr_t unw_word_t;83#if defined(__arm__) && !defined(__ARM_DWARF_EH__) && !defined(__SEH__)84typedef uint64_t unw_fpreg_t;85#else86typedef double unw_fpreg_t;87#endif8889struct unw_proc_info_t {90unw_word_t start_ip; /* start address of function */91unw_word_t end_ip; /* address after end of function */92unw_word_t lsda; /* address of language specific data area, */93/* or zero if not used */94unw_word_t handler; /* personality routine, or zero if not used */95unw_word_t gp; /* not used */96unw_word_t flags; /* not used */97uint32_t format; /* compact unwind encoding, or zero if none */98uint32_t unwind_info_size; /* size of DWARF unwind info, or zero if none */99unw_word_t unwind_info; /* address of DWARF unwind info, or zero */100unw_word_t extra; /* mach_header of mach-o image containing func */101};102typedef struct unw_proc_info_t unw_proc_info_t;103104#ifdef __cplusplus105extern "C" {106#endif107108extern int unw_getcontext(unw_context_t *) LIBUNWIND_AVAIL;109extern int unw_init_local(unw_cursor_t *, unw_context_t *) LIBUNWIND_AVAIL;110extern int unw_step(unw_cursor_t *) LIBUNWIND_AVAIL;111extern int unw_get_reg(unw_cursor_t *, unw_regnum_t, unw_word_t *) LIBUNWIND_AVAIL;112extern int unw_get_fpreg(unw_cursor_t *, unw_regnum_t, unw_fpreg_t *) LIBUNWIND_AVAIL;113extern int unw_set_reg(unw_cursor_t *, unw_regnum_t, unw_word_t) LIBUNWIND_AVAIL;114extern int unw_set_fpreg(unw_cursor_t *, unw_regnum_t, unw_fpreg_t) LIBUNWIND_AVAIL;115extern int unw_resume(unw_cursor_t *) LIBUNWIND_AVAIL;116117#ifdef __arm__118/* Save VFP registers in FSTMX format (instead of FSTMD). */119extern void unw_save_vfp_as_X(unw_cursor_t *) LIBUNWIND_AVAIL;120#endif121122#ifdef _AIX123extern uintptr_t unw_get_data_rel_base(unw_cursor_t *) LIBUNWIND_AVAIL;124#endif125126extern const char *unw_regname(unw_cursor_t *, unw_regnum_t) LIBUNWIND_AVAIL;127extern int unw_get_proc_info(unw_cursor_t *, unw_proc_info_t *) LIBUNWIND_AVAIL;128extern int unw_is_fpreg(unw_cursor_t *, unw_regnum_t) LIBUNWIND_AVAIL;129extern int unw_is_signal_frame(unw_cursor_t *) LIBUNWIND_AVAIL;130extern int unw_get_proc_name(unw_cursor_t *, char *, size_t, unw_word_t *) LIBUNWIND_AVAIL;131//extern int unw_get_save_loc(unw_cursor_t*, int, unw_save_loc_t*);132133extern unw_addr_space_t unw_local_addr_space;134135#ifdef __cplusplus136}137#endif138139// architecture independent register numbers140enum {141UNW_REG_IP = -1, // instruction pointer142UNW_REG_SP = -2, // stack pointer143};144145// 32-bit x86 registers146enum {147UNW_X86_EAX = 0,148UNW_X86_ECX = 1,149UNW_X86_EDX = 2,150UNW_X86_EBX = 3,151UNW_X86_EBP = 4,152UNW_X86_ESP = 5,153UNW_X86_ESI = 6,154UNW_X86_EDI = 7155};156157// 64-bit x86_64 registers158enum {159UNW_X86_64_RAX = 0,160UNW_X86_64_RDX = 1,161UNW_X86_64_RCX = 2,162UNW_X86_64_RBX = 3,163UNW_X86_64_RSI = 4,164UNW_X86_64_RDI = 5,165UNW_X86_64_RBP = 6,166UNW_X86_64_RSP = 7,167UNW_X86_64_R8 = 8,168UNW_X86_64_R9 = 9,169UNW_X86_64_R10 = 10,170UNW_X86_64_R11 = 11,171UNW_X86_64_R12 = 12,172UNW_X86_64_R13 = 13,173UNW_X86_64_R14 = 14,174UNW_X86_64_R15 = 15,175UNW_X86_64_RIP = 16,176UNW_X86_64_XMM0 = 17,177UNW_X86_64_XMM1 = 18,178UNW_X86_64_XMM2 = 19,179UNW_X86_64_XMM3 = 20,180UNW_X86_64_XMM4 = 21,181UNW_X86_64_XMM5 = 22,182UNW_X86_64_XMM6 = 23,183UNW_X86_64_XMM7 = 24,184UNW_X86_64_XMM8 = 25,185UNW_X86_64_XMM9 = 26,186UNW_X86_64_XMM10 = 27,187UNW_X86_64_XMM11 = 28,188UNW_X86_64_XMM12 = 29,189UNW_X86_64_XMM13 = 30,190UNW_X86_64_XMM14 = 31,191UNW_X86_64_XMM15 = 32,192};193194195// 32-bit ppc register numbers196enum {197UNW_PPC_R0 = 0,198UNW_PPC_R1 = 1,199UNW_PPC_R2 = 2,200UNW_PPC_R3 = 3,201UNW_PPC_R4 = 4,202UNW_PPC_R5 = 5,203UNW_PPC_R6 = 6,204UNW_PPC_R7 = 7,205UNW_PPC_R8 = 8,206UNW_PPC_R9 = 9,207UNW_PPC_R10 = 10,208UNW_PPC_R11 = 11,209UNW_PPC_R12 = 12,210UNW_PPC_R13 = 13,211UNW_PPC_R14 = 14,212UNW_PPC_R15 = 15,213UNW_PPC_R16 = 16,214UNW_PPC_R17 = 17,215UNW_PPC_R18 = 18,216UNW_PPC_R19 = 19,217UNW_PPC_R20 = 20,218UNW_PPC_R21 = 21,219UNW_PPC_R22 = 22,220UNW_PPC_R23 = 23,221UNW_PPC_R24 = 24,222UNW_PPC_R25 = 25,223UNW_PPC_R26 = 26,224UNW_PPC_R27 = 27,225UNW_PPC_R28 = 28,226UNW_PPC_R29 = 29,227UNW_PPC_R30 = 30,228UNW_PPC_R31 = 31,229UNW_PPC_F0 = 32,230UNW_PPC_F1 = 33,231UNW_PPC_F2 = 34,232UNW_PPC_F3 = 35,233UNW_PPC_F4 = 36,234UNW_PPC_F5 = 37,235UNW_PPC_F6 = 38,236UNW_PPC_F7 = 39,237UNW_PPC_F8 = 40,238UNW_PPC_F9 = 41,239UNW_PPC_F10 = 42,240UNW_PPC_F11 = 43,241UNW_PPC_F12 = 44,242UNW_PPC_F13 = 45,243UNW_PPC_F14 = 46,244UNW_PPC_F15 = 47,245UNW_PPC_F16 = 48,246UNW_PPC_F17 = 49,247UNW_PPC_F18 = 50,248UNW_PPC_F19 = 51,249UNW_PPC_F20 = 52,250UNW_PPC_F21 = 53,251UNW_PPC_F22 = 54,252UNW_PPC_F23 = 55,253UNW_PPC_F24 = 56,254UNW_PPC_F25 = 57,255UNW_PPC_F26 = 58,256UNW_PPC_F27 = 59,257UNW_PPC_F28 = 60,258UNW_PPC_F29 = 61,259UNW_PPC_F30 = 62,260UNW_PPC_F31 = 63,261UNW_PPC_MQ = 64,262UNW_PPC_LR = 65,263UNW_PPC_CTR = 66,264UNW_PPC_AP = 67,265UNW_PPC_CR0 = 68,266UNW_PPC_CR1 = 69,267UNW_PPC_CR2 = 70,268UNW_PPC_CR3 = 71,269UNW_PPC_CR4 = 72,270UNW_PPC_CR5 = 73,271UNW_PPC_CR6 = 74,272UNW_PPC_CR7 = 75,273UNW_PPC_XER = 76,274UNW_PPC_V0 = 77,275UNW_PPC_V1 = 78,276UNW_PPC_V2 = 79,277UNW_PPC_V3 = 80,278UNW_PPC_V4 = 81,279UNW_PPC_V5 = 82,280UNW_PPC_V6 = 83,281UNW_PPC_V7 = 84,282UNW_PPC_V8 = 85,283UNW_PPC_V9 = 86,284UNW_PPC_V10 = 87,285UNW_PPC_V11 = 88,286UNW_PPC_V12 = 89,287UNW_PPC_V13 = 90,288UNW_PPC_V14 = 91,289UNW_PPC_V15 = 92,290UNW_PPC_V16 = 93,291UNW_PPC_V17 = 94,292UNW_PPC_V18 = 95,293UNW_PPC_V19 = 96,294UNW_PPC_V20 = 97,295UNW_PPC_V21 = 98,296UNW_PPC_V22 = 99,297UNW_PPC_V23 = 100,298UNW_PPC_V24 = 101,299UNW_PPC_V25 = 102,300UNW_PPC_V26 = 103,301UNW_PPC_V27 = 104,302UNW_PPC_V28 = 105,303UNW_PPC_V29 = 106,304UNW_PPC_V30 = 107,305UNW_PPC_V31 = 108,306UNW_PPC_VRSAVE = 109,307UNW_PPC_VSCR = 110,308UNW_PPC_SPE_ACC = 111,309UNW_PPC_SPEFSCR = 112310};311312// 64-bit ppc register numbers313enum {314UNW_PPC64_R0 = 0,315UNW_PPC64_R1 = 1,316UNW_PPC64_R2 = 2,317UNW_PPC64_R3 = 3,318UNW_PPC64_R4 = 4,319UNW_PPC64_R5 = 5,320UNW_PPC64_R6 = 6,321UNW_PPC64_R7 = 7,322UNW_PPC64_R8 = 8,323UNW_PPC64_R9 = 9,324UNW_PPC64_R10 = 10,325UNW_PPC64_R11 = 11,326UNW_PPC64_R12 = 12,327UNW_PPC64_R13 = 13,328UNW_PPC64_R14 = 14,329UNW_PPC64_R15 = 15,330UNW_PPC64_R16 = 16,331UNW_PPC64_R17 = 17,332UNW_PPC64_R18 = 18,333UNW_PPC64_R19 = 19,334UNW_PPC64_R20 = 20,335UNW_PPC64_R21 = 21,336UNW_PPC64_R22 = 22,337UNW_PPC64_R23 = 23,338UNW_PPC64_R24 = 24,339UNW_PPC64_R25 = 25,340UNW_PPC64_R26 = 26,341UNW_PPC64_R27 = 27,342UNW_PPC64_R28 = 28,343UNW_PPC64_R29 = 29,344UNW_PPC64_R30 = 30,345UNW_PPC64_R31 = 31,346UNW_PPC64_F0 = 32,347UNW_PPC64_F1 = 33,348UNW_PPC64_F2 = 34,349UNW_PPC64_F3 = 35,350UNW_PPC64_F4 = 36,351UNW_PPC64_F5 = 37,352UNW_PPC64_F6 = 38,353UNW_PPC64_F7 = 39,354UNW_PPC64_F8 = 40,355UNW_PPC64_F9 = 41,356UNW_PPC64_F10 = 42,357UNW_PPC64_F11 = 43,358UNW_PPC64_F12 = 44,359UNW_PPC64_F13 = 45,360UNW_PPC64_F14 = 46,361UNW_PPC64_F15 = 47,362UNW_PPC64_F16 = 48,363UNW_PPC64_F17 = 49,364UNW_PPC64_F18 = 50,365UNW_PPC64_F19 = 51,366UNW_PPC64_F20 = 52,367UNW_PPC64_F21 = 53,368UNW_PPC64_F22 = 54,369UNW_PPC64_F23 = 55,370UNW_PPC64_F24 = 56,371UNW_PPC64_F25 = 57,372UNW_PPC64_F26 = 58,373UNW_PPC64_F27 = 59,374UNW_PPC64_F28 = 60,375UNW_PPC64_F29 = 61,376UNW_PPC64_F30 = 62,377UNW_PPC64_F31 = 63,378// 64: reserved379UNW_PPC64_LR = 65,380UNW_PPC64_CTR = 66,381// 67: reserved382UNW_PPC64_CR0 = 68,383UNW_PPC64_CR1 = 69,384UNW_PPC64_CR2 = 70,385UNW_PPC64_CR3 = 71,386UNW_PPC64_CR4 = 72,387UNW_PPC64_CR5 = 73,388UNW_PPC64_CR6 = 74,389UNW_PPC64_CR7 = 75,390UNW_PPC64_XER = 76,391UNW_PPC64_V0 = 77,392UNW_PPC64_V1 = 78,393UNW_PPC64_V2 = 79,394UNW_PPC64_V3 = 80,395UNW_PPC64_V4 = 81,396UNW_PPC64_V5 = 82,397UNW_PPC64_V6 = 83,398UNW_PPC64_V7 = 84,399UNW_PPC64_V8 = 85,400UNW_PPC64_V9 = 86,401UNW_PPC64_V10 = 87,402UNW_PPC64_V11 = 88,403UNW_PPC64_V12 = 89,404UNW_PPC64_V13 = 90,405UNW_PPC64_V14 = 91,406UNW_PPC64_V15 = 92,407UNW_PPC64_V16 = 93,408UNW_PPC64_V17 = 94,409UNW_PPC64_V18 = 95,410UNW_PPC64_V19 = 96,411UNW_PPC64_V20 = 97,412UNW_PPC64_V21 = 98,413UNW_PPC64_V22 = 99,414UNW_PPC64_V23 = 100,415UNW_PPC64_V24 = 101,416UNW_PPC64_V25 = 102,417UNW_PPC64_V26 = 103,418UNW_PPC64_V27 = 104,419UNW_PPC64_V28 = 105,420UNW_PPC64_V29 = 106,421UNW_PPC64_V30 = 107,422UNW_PPC64_V31 = 108,423// 109, 111-113: OpenPOWER ELF V2 ABI: reserved424// Borrowing VRSAVE number from PPC32.425UNW_PPC64_VRSAVE = 109,426UNW_PPC64_VSCR = 110,427UNW_PPC64_TFHAR = 114,428UNW_PPC64_TFIAR = 115,429UNW_PPC64_TEXASR = 116,430UNW_PPC64_VS0 = UNW_PPC64_F0,431UNW_PPC64_VS1 = UNW_PPC64_F1,432UNW_PPC64_VS2 = UNW_PPC64_F2,433UNW_PPC64_VS3 = UNW_PPC64_F3,434UNW_PPC64_VS4 = UNW_PPC64_F4,435UNW_PPC64_VS5 = UNW_PPC64_F5,436UNW_PPC64_VS6 = UNW_PPC64_F6,437UNW_PPC64_VS7 = UNW_PPC64_F7,438UNW_PPC64_VS8 = UNW_PPC64_F8,439UNW_PPC64_VS9 = UNW_PPC64_F9,440UNW_PPC64_VS10 = UNW_PPC64_F10,441UNW_PPC64_VS11 = UNW_PPC64_F11,442UNW_PPC64_VS12 = UNW_PPC64_F12,443UNW_PPC64_VS13 = UNW_PPC64_F13,444UNW_PPC64_VS14 = UNW_PPC64_F14,445UNW_PPC64_VS15 = UNW_PPC64_F15,446UNW_PPC64_VS16 = UNW_PPC64_F16,447UNW_PPC64_VS17 = UNW_PPC64_F17,448UNW_PPC64_VS18 = UNW_PPC64_F18,449UNW_PPC64_VS19 = UNW_PPC64_F19,450UNW_PPC64_VS20 = UNW_PPC64_F20,451UNW_PPC64_VS21 = UNW_PPC64_F21,452UNW_PPC64_VS22 = UNW_PPC64_F22,453UNW_PPC64_VS23 = UNW_PPC64_F23,454UNW_PPC64_VS24 = UNW_PPC64_F24,455UNW_PPC64_VS25 = UNW_PPC64_F25,456UNW_PPC64_VS26 = UNW_PPC64_F26,457UNW_PPC64_VS27 = UNW_PPC64_F27,458UNW_PPC64_VS28 = UNW_PPC64_F28,459UNW_PPC64_VS29 = UNW_PPC64_F29,460UNW_PPC64_VS30 = UNW_PPC64_F30,461UNW_PPC64_VS31 = UNW_PPC64_F31,462UNW_PPC64_VS32 = UNW_PPC64_V0,463UNW_PPC64_VS33 = UNW_PPC64_V1,464UNW_PPC64_VS34 = UNW_PPC64_V2,465UNW_PPC64_VS35 = UNW_PPC64_V3,466UNW_PPC64_VS36 = UNW_PPC64_V4,467UNW_PPC64_VS37 = UNW_PPC64_V5,468UNW_PPC64_VS38 = UNW_PPC64_V6,469UNW_PPC64_VS39 = UNW_PPC64_V7,470UNW_PPC64_VS40 = UNW_PPC64_V8,471UNW_PPC64_VS41 = UNW_PPC64_V9,472UNW_PPC64_VS42 = UNW_PPC64_V10,473UNW_PPC64_VS43 = UNW_PPC64_V11,474UNW_PPC64_VS44 = UNW_PPC64_V12,475UNW_PPC64_VS45 = UNW_PPC64_V13,476UNW_PPC64_VS46 = UNW_PPC64_V14,477UNW_PPC64_VS47 = UNW_PPC64_V15,478UNW_PPC64_VS48 = UNW_PPC64_V16,479UNW_PPC64_VS49 = UNW_PPC64_V17,480UNW_PPC64_VS50 = UNW_PPC64_V18,481UNW_PPC64_VS51 = UNW_PPC64_V19,482UNW_PPC64_VS52 = UNW_PPC64_V20,483UNW_PPC64_VS53 = UNW_PPC64_V21,484UNW_PPC64_VS54 = UNW_PPC64_V22,485UNW_PPC64_VS55 = UNW_PPC64_V23,486UNW_PPC64_VS56 = UNW_PPC64_V24,487UNW_PPC64_VS57 = UNW_PPC64_V25,488UNW_PPC64_VS58 = UNW_PPC64_V26,489UNW_PPC64_VS59 = UNW_PPC64_V27,490UNW_PPC64_VS60 = UNW_PPC64_V28,491UNW_PPC64_VS61 = UNW_PPC64_V29,492UNW_PPC64_VS62 = UNW_PPC64_V30,493UNW_PPC64_VS63 = UNW_PPC64_V31494};495496// 64-bit ARM64 registers497enum {498UNW_AARCH64_X0 = 0,499UNW_AARCH64_X1 = 1,500UNW_AARCH64_X2 = 2,501UNW_AARCH64_X3 = 3,502UNW_AARCH64_X4 = 4,503UNW_AARCH64_X5 = 5,504UNW_AARCH64_X6 = 6,505UNW_AARCH64_X7 = 7,506UNW_AARCH64_X8 = 8,507UNW_AARCH64_X9 = 9,508UNW_AARCH64_X10 = 10,509UNW_AARCH64_X11 = 11,510UNW_AARCH64_X12 = 12,511UNW_AARCH64_X13 = 13,512UNW_AARCH64_X14 = 14,513UNW_AARCH64_X15 = 15,514UNW_AARCH64_X16 = 16,515UNW_AARCH64_X17 = 17,516UNW_AARCH64_X18 = 18,517UNW_AARCH64_X19 = 19,518UNW_AARCH64_X20 = 20,519UNW_AARCH64_X21 = 21,520UNW_AARCH64_X22 = 22,521UNW_AARCH64_X23 = 23,522UNW_AARCH64_X24 = 24,523UNW_AARCH64_X25 = 25,524UNW_AARCH64_X26 = 26,525UNW_AARCH64_X27 = 27,526UNW_AARCH64_X28 = 28,527UNW_AARCH64_X29 = 29,528UNW_AARCH64_FP = 29,529UNW_AARCH64_X30 = 30,530UNW_AARCH64_LR = 30,531UNW_AARCH64_X31 = 31,532UNW_AARCH64_SP = 31,533UNW_AARCH64_PC = 32,534535// reserved block536UNW_AARCH64_RA_SIGN_STATE = 34,537538// FP/vector registers539UNW_AARCH64_V0 = 64,540UNW_AARCH64_V1 = 65,541UNW_AARCH64_V2 = 66,542UNW_AARCH64_V3 = 67,543UNW_AARCH64_V4 = 68,544UNW_AARCH64_V5 = 69,545UNW_AARCH64_V6 = 70,546UNW_AARCH64_V7 = 71,547UNW_AARCH64_V8 = 72,548UNW_AARCH64_V9 = 73,549UNW_AARCH64_V10 = 74,550UNW_AARCH64_V11 = 75,551UNW_AARCH64_V12 = 76,552UNW_AARCH64_V13 = 77,553UNW_AARCH64_V14 = 78,554UNW_AARCH64_V15 = 79,555UNW_AARCH64_V16 = 80,556UNW_AARCH64_V17 = 81,557UNW_AARCH64_V18 = 82,558UNW_AARCH64_V19 = 83,559UNW_AARCH64_V20 = 84,560UNW_AARCH64_V21 = 85,561UNW_AARCH64_V22 = 86,562UNW_AARCH64_V23 = 87,563UNW_AARCH64_V24 = 88,564UNW_AARCH64_V25 = 89,565UNW_AARCH64_V26 = 90,566UNW_AARCH64_V27 = 91,567UNW_AARCH64_V28 = 92,568UNW_AARCH64_V29 = 93,569UNW_AARCH64_V30 = 94,570UNW_AARCH64_V31 = 95,571572// Compatibility aliases573UNW_ARM64_X0 = UNW_AARCH64_X0,574UNW_ARM64_X1 = UNW_AARCH64_X1,575UNW_ARM64_X2 = UNW_AARCH64_X2,576UNW_ARM64_X3 = UNW_AARCH64_X3,577UNW_ARM64_X4 = UNW_AARCH64_X4,578UNW_ARM64_X5 = UNW_AARCH64_X5,579UNW_ARM64_X6 = UNW_AARCH64_X6,580UNW_ARM64_X7 = UNW_AARCH64_X7,581UNW_ARM64_X8 = UNW_AARCH64_X8,582UNW_ARM64_X9 = UNW_AARCH64_X9,583UNW_ARM64_X10 = UNW_AARCH64_X10,584UNW_ARM64_X11 = UNW_AARCH64_X11,585UNW_ARM64_X12 = UNW_AARCH64_X12,586UNW_ARM64_X13 = UNW_AARCH64_X13,587UNW_ARM64_X14 = UNW_AARCH64_X14,588UNW_ARM64_X15 = UNW_AARCH64_X15,589UNW_ARM64_X16 = UNW_AARCH64_X16,590UNW_ARM64_X17 = UNW_AARCH64_X17,591UNW_ARM64_X18 = UNW_AARCH64_X18,592UNW_ARM64_X19 = UNW_AARCH64_X19,593UNW_ARM64_X20 = UNW_AARCH64_X20,594UNW_ARM64_X21 = UNW_AARCH64_X21,595UNW_ARM64_X22 = UNW_AARCH64_X22,596UNW_ARM64_X23 = UNW_AARCH64_X23,597UNW_ARM64_X24 = UNW_AARCH64_X24,598UNW_ARM64_X25 = UNW_AARCH64_X25,599UNW_ARM64_X26 = UNW_AARCH64_X26,600UNW_ARM64_X27 = UNW_AARCH64_X27,601UNW_ARM64_X28 = UNW_AARCH64_X28,602UNW_ARM64_X29 = UNW_AARCH64_X29,603UNW_ARM64_FP = UNW_AARCH64_FP,604UNW_ARM64_X30 = UNW_AARCH64_X30,605UNW_ARM64_LR = UNW_AARCH64_LR,606UNW_ARM64_X31 = UNW_AARCH64_X31,607UNW_ARM64_SP = UNW_AARCH64_SP,608UNW_ARM64_PC = UNW_AARCH64_PC,609UNW_ARM64_RA_SIGN_STATE = UNW_AARCH64_RA_SIGN_STATE,610UNW_ARM64_D0 = UNW_AARCH64_V0,611UNW_ARM64_D1 = UNW_AARCH64_V1,612UNW_ARM64_D2 = UNW_AARCH64_V2,613UNW_ARM64_D3 = UNW_AARCH64_V3,614UNW_ARM64_D4 = UNW_AARCH64_V4,615UNW_ARM64_D5 = UNW_AARCH64_V5,616UNW_ARM64_D6 = UNW_AARCH64_V6,617UNW_ARM64_D7 = UNW_AARCH64_V7,618UNW_ARM64_D8 = UNW_AARCH64_V8,619UNW_ARM64_D9 = UNW_AARCH64_V9,620UNW_ARM64_D10 = UNW_AARCH64_V10,621UNW_ARM64_D11 = UNW_AARCH64_V11,622UNW_ARM64_D12 = UNW_AARCH64_V12,623UNW_ARM64_D13 = UNW_AARCH64_V13,624UNW_ARM64_D14 = UNW_AARCH64_V14,625UNW_ARM64_D15 = UNW_AARCH64_V15,626UNW_ARM64_D16 = UNW_AARCH64_V16,627UNW_ARM64_D17 = UNW_AARCH64_V17,628UNW_ARM64_D18 = UNW_AARCH64_V18,629UNW_ARM64_D19 = UNW_AARCH64_V19,630UNW_ARM64_D20 = UNW_AARCH64_V20,631UNW_ARM64_D21 = UNW_AARCH64_V21,632UNW_ARM64_D22 = UNW_AARCH64_V22,633UNW_ARM64_D23 = UNW_AARCH64_V23,634UNW_ARM64_D24 = UNW_AARCH64_V24,635UNW_ARM64_D25 = UNW_AARCH64_V25,636UNW_ARM64_D26 = UNW_AARCH64_V26,637UNW_ARM64_D27 = UNW_AARCH64_V27,638UNW_ARM64_D28 = UNW_AARCH64_V28,639UNW_ARM64_D29 = UNW_AARCH64_V29,640UNW_ARM64_D30 = UNW_AARCH64_V30,641UNW_ARM64_D31 = UNW_AARCH64_V31,642};643644// 32-bit ARM registers. Numbers match DWARF for ARM spec #3.1 Table 1.645// Naming scheme uses recommendations given in Note 4 for VFP-v2 and VFP-v3.646// In this scheme, even though the 64-bit floating point registers D0-D31647// overlap physically with the 32-bit floating pointer registers S0-S31,648// they are given a non-overlapping range of register numbers.649//650// Commented out ranges are not preserved during unwinding.651enum {652UNW_ARM_R0 = 0,653UNW_ARM_R1 = 1,654UNW_ARM_R2 = 2,655UNW_ARM_R3 = 3,656UNW_ARM_R4 = 4,657UNW_ARM_R5 = 5,658UNW_ARM_R6 = 6,659UNW_ARM_R7 = 7,660UNW_ARM_R8 = 8,661UNW_ARM_R9 = 9,662UNW_ARM_R10 = 10,663UNW_ARM_R11 = 11,664UNW_ARM_R12 = 12,665UNW_ARM_SP = 13, // Logical alias for UNW_REG_SP666UNW_ARM_R13 = 13,667UNW_ARM_LR = 14,668UNW_ARM_R14 = 14,669UNW_ARM_IP = 15, // Logical alias for UNW_REG_IP670UNW_ARM_R15 = 15,671// 16-63 -- OBSOLETE. Used in VFP1 to represent both S0-S31 and D0-D31.672UNW_ARM_S0 = 64,673UNW_ARM_S1 = 65,674UNW_ARM_S2 = 66,675UNW_ARM_S3 = 67,676UNW_ARM_S4 = 68,677UNW_ARM_S5 = 69,678UNW_ARM_S6 = 70,679UNW_ARM_S7 = 71,680UNW_ARM_S8 = 72,681UNW_ARM_S9 = 73,682UNW_ARM_S10 = 74,683UNW_ARM_S11 = 75,684UNW_ARM_S12 = 76,685UNW_ARM_S13 = 77,686UNW_ARM_S14 = 78,687UNW_ARM_S15 = 79,688UNW_ARM_S16 = 80,689UNW_ARM_S17 = 81,690UNW_ARM_S18 = 82,691UNW_ARM_S19 = 83,692UNW_ARM_S20 = 84,693UNW_ARM_S21 = 85,694UNW_ARM_S22 = 86,695UNW_ARM_S23 = 87,696UNW_ARM_S24 = 88,697UNW_ARM_S25 = 89,698UNW_ARM_S26 = 90,699UNW_ARM_S27 = 91,700UNW_ARM_S28 = 92,701UNW_ARM_S29 = 93,702UNW_ARM_S30 = 94,703UNW_ARM_S31 = 95,704// 96-103 -- OBSOLETE. F0-F7. Used by the FPA system. Superseded by VFP.705// 104-111 -- wCGR0-wCGR7, ACC0-ACC7 (Intel wireless MMX)706UNW_ARM_WR0 = 112,707UNW_ARM_WR1 = 113,708UNW_ARM_WR2 = 114,709UNW_ARM_WR3 = 115,710UNW_ARM_WR4 = 116,711UNW_ARM_WR5 = 117,712UNW_ARM_WR6 = 118,713UNW_ARM_WR7 = 119,714UNW_ARM_WR8 = 120,715UNW_ARM_WR9 = 121,716UNW_ARM_WR10 = 122,717UNW_ARM_WR11 = 123,718UNW_ARM_WR12 = 124,719UNW_ARM_WR13 = 125,720UNW_ARM_WR14 = 126,721UNW_ARM_WR15 = 127,722// 128-133 -- SPSR, SPSR_{FIQ|IRQ|ABT|UND|SVC}723// 134-142 -- Reserved724UNW_ARM_RA_AUTH_CODE = 143,725// 144-150 -- R8_USR-R14_USR726// 151-157 -- R8_FIQ-R14_FIQ727// 158-159 -- R13_IRQ-R14_IRQ728// 160-161 -- R13_ABT-R14_ABT729// 162-163 -- R13_UND-R14_UND730// 164-165 -- R13_SVC-R14_SVC731// 166-191 -- Reserved732UNW_ARM_WC0 = 192,733UNW_ARM_WC1 = 193,734UNW_ARM_WC2 = 194,735UNW_ARM_WC3 = 195,736// 196-199 -- wC4-wC7 (Intel wireless MMX control)737// 200-255 -- Reserved738UNW_ARM_D0 = 256,739UNW_ARM_D1 = 257,740UNW_ARM_D2 = 258,741UNW_ARM_D3 = 259,742UNW_ARM_D4 = 260,743UNW_ARM_D5 = 261,744UNW_ARM_D6 = 262,745UNW_ARM_D7 = 263,746UNW_ARM_D8 = 264,747UNW_ARM_D9 = 265,748UNW_ARM_D10 = 266,749UNW_ARM_D11 = 267,750UNW_ARM_D12 = 268,751UNW_ARM_D13 = 269,752UNW_ARM_D14 = 270,753UNW_ARM_D15 = 271,754UNW_ARM_D16 = 272,755UNW_ARM_D17 = 273,756UNW_ARM_D18 = 274,757UNW_ARM_D19 = 275,758UNW_ARM_D20 = 276,759UNW_ARM_D21 = 277,760UNW_ARM_D22 = 278,761UNW_ARM_D23 = 279,762UNW_ARM_D24 = 280,763UNW_ARM_D25 = 281,764UNW_ARM_D26 = 282,765UNW_ARM_D27 = 283,766UNW_ARM_D28 = 284,767UNW_ARM_D29 = 285,768UNW_ARM_D30 = 286,769UNW_ARM_D31 = 287,770// 288-319 -- Reserved for VFP/Neon771// 320-8191 -- Reserved772// 8192-16383 -- Unspecified vendor co-processor register.773};774775// OpenRISC1000 register numbers776enum {777UNW_OR1K_R0 = 0,778UNW_OR1K_R1 = 1,779UNW_OR1K_R2 = 2,780UNW_OR1K_R3 = 3,781UNW_OR1K_R4 = 4,782UNW_OR1K_R5 = 5,783UNW_OR1K_R6 = 6,784UNW_OR1K_R7 = 7,785UNW_OR1K_R8 = 8,786UNW_OR1K_R9 = 9,787UNW_OR1K_R10 = 10,788UNW_OR1K_R11 = 11,789UNW_OR1K_R12 = 12,790UNW_OR1K_R13 = 13,791UNW_OR1K_R14 = 14,792UNW_OR1K_R15 = 15,793UNW_OR1K_R16 = 16,794UNW_OR1K_R17 = 17,795UNW_OR1K_R18 = 18,796UNW_OR1K_R19 = 19,797UNW_OR1K_R20 = 20,798UNW_OR1K_R21 = 21,799UNW_OR1K_R22 = 22,800UNW_OR1K_R23 = 23,801UNW_OR1K_R24 = 24,802UNW_OR1K_R25 = 25,803UNW_OR1K_R26 = 26,804UNW_OR1K_R27 = 27,805UNW_OR1K_R28 = 28,806UNW_OR1K_R29 = 29,807UNW_OR1K_R30 = 30,808UNW_OR1K_R31 = 31,809UNW_OR1K_EPCR = 32,810};811812// MIPS registers813enum {814UNW_MIPS_R0 = 0,815UNW_MIPS_R1 = 1,816UNW_MIPS_R2 = 2,817UNW_MIPS_R3 = 3,818UNW_MIPS_R4 = 4,819UNW_MIPS_R5 = 5,820UNW_MIPS_R6 = 6,821UNW_MIPS_R7 = 7,822UNW_MIPS_R8 = 8,823UNW_MIPS_R9 = 9,824UNW_MIPS_R10 = 10,825UNW_MIPS_R11 = 11,826UNW_MIPS_R12 = 12,827UNW_MIPS_R13 = 13,828UNW_MIPS_R14 = 14,829UNW_MIPS_R15 = 15,830UNW_MIPS_R16 = 16,831UNW_MIPS_R17 = 17,832UNW_MIPS_R18 = 18,833UNW_MIPS_R19 = 19,834UNW_MIPS_R20 = 20,835UNW_MIPS_R21 = 21,836UNW_MIPS_R22 = 22,837UNW_MIPS_R23 = 23,838UNW_MIPS_R24 = 24,839UNW_MIPS_R25 = 25,840UNW_MIPS_R26 = 26,841UNW_MIPS_R27 = 27,842UNW_MIPS_R28 = 28,843UNW_MIPS_R29 = 29,844UNW_MIPS_R30 = 30,845UNW_MIPS_R31 = 31,846UNW_MIPS_F0 = 32,847UNW_MIPS_F1 = 33,848UNW_MIPS_F2 = 34,849UNW_MIPS_F3 = 35,850UNW_MIPS_F4 = 36,851UNW_MIPS_F5 = 37,852UNW_MIPS_F6 = 38,853UNW_MIPS_F7 = 39,854UNW_MIPS_F8 = 40,855UNW_MIPS_F9 = 41,856UNW_MIPS_F10 = 42,857UNW_MIPS_F11 = 43,858UNW_MIPS_F12 = 44,859UNW_MIPS_F13 = 45,860UNW_MIPS_F14 = 46,861UNW_MIPS_F15 = 47,862UNW_MIPS_F16 = 48,863UNW_MIPS_F17 = 49,864UNW_MIPS_F18 = 50,865UNW_MIPS_F19 = 51,866UNW_MIPS_F20 = 52,867UNW_MIPS_F21 = 53,868UNW_MIPS_F22 = 54,869UNW_MIPS_F23 = 55,870UNW_MIPS_F24 = 56,871UNW_MIPS_F25 = 57,872UNW_MIPS_F26 = 58,873UNW_MIPS_F27 = 59,874UNW_MIPS_F28 = 60,875UNW_MIPS_F29 = 61,876UNW_MIPS_F30 = 62,877UNW_MIPS_F31 = 63,878// HI,LO have been dropped since r6, we keep them here.879// So, when we add DSP/MSA etc, we can use the same register indexes880// for r6 and pre-r6.881UNW_MIPS_HI = 64,882UNW_MIPS_LO = 65,883};884885// SPARC registers886enum {887UNW_SPARC_G0 = 0,888UNW_SPARC_G1 = 1,889UNW_SPARC_G2 = 2,890UNW_SPARC_G3 = 3,891UNW_SPARC_G4 = 4,892UNW_SPARC_G5 = 5,893UNW_SPARC_G6 = 6,894UNW_SPARC_G7 = 7,895UNW_SPARC_O0 = 8,896UNW_SPARC_O1 = 9,897UNW_SPARC_O2 = 10,898UNW_SPARC_O3 = 11,899UNW_SPARC_O4 = 12,900UNW_SPARC_O5 = 13,901UNW_SPARC_O6 = 14,902UNW_SPARC_O7 = 15,903UNW_SPARC_L0 = 16,904UNW_SPARC_L1 = 17,905UNW_SPARC_L2 = 18,906UNW_SPARC_L3 = 19,907UNW_SPARC_L4 = 20,908UNW_SPARC_L5 = 21,909UNW_SPARC_L6 = 22,910UNW_SPARC_L7 = 23,911UNW_SPARC_I0 = 24,912UNW_SPARC_I1 = 25,913UNW_SPARC_I2 = 26,914UNW_SPARC_I3 = 27,915UNW_SPARC_I4 = 28,916UNW_SPARC_I5 = 29,917UNW_SPARC_I6 = 30,918UNW_SPARC_I7 = 31,919};920921// Hexagon register numbers922enum {923UNW_HEXAGON_R0,924UNW_HEXAGON_R1,925UNW_HEXAGON_R2,926UNW_HEXAGON_R3,927UNW_HEXAGON_R4,928UNW_HEXAGON_R5,929UNW_HEXAGON_R6,930UNW_HEXAGON_R7,931UNW_HEXAGON_R8,932UNW_HEXAGON_R9,933UNW_HEXAGON_R10,934UNW_HEXAGON_R11,935UNW_HEXAGON_R12,936UNW_HEXAGON_R13,937UNW_HEXAGON_R14,938UNW_HEXAGON_R15,939UNW_HEXAGON_R16,940UNW_HEXAGON_R17,941UNW_HEXAGON_R18,942UNW_HEXAGON_R19,943UNW_HEXAGON_R20,944UNW_HEXAGON_R21,945UNW_HEXAGON_R22,946UNW_HEXAGON_R23,947UNW_HEXAGON_R24,948UNW_HEXAGON_R25,949UNW_HEXAGON_R26,950UNW_HEXAGON_R27,951UNW_HEXAGON_R28,952UNW_HEXAGON_R29,953UNW_HEXAGON_R30,954UNW_HEXAGON_R31,955UNW_HEXAGON_P3_0,956UNW_HEXAGON_PC,957};958959// RISC-V registers. These match the DWARF register numbers defined by section960// 4 of the RISC-V ELF psABI specification, which can be found at:961//962// https://github.com/riscv/riscv-elf-psabi-doc/blob/master/riscv-elf.md963enum {964UNW_RISCV_X0 = 0,965UNW_RISCV_X1 = 1,966UNW_RISCV_X2 = 2,967UNW_RISCV_X3 = 3,968UNW_RISCV_X4 = 4,969UNW_RISCV_X5 = 5,970UNW_RISCV_X6 = 6,971UNW_RISCV_X7 = 7,972UNW_RISCV_X8 = 8,973UNW_RISCV_X9 = 9,974UNW_RISCV_X10 = 10,975UNW_RISCV_X11 = 11,976UNW_RISCV_X12 = 12,977UNW_RISCV_X13 = 13,978UNW_RISCV_X14 = 14,979UNW_RISCV_X15 = 15,980UNW_RISCV_X16 = 16,981UNW_RISCV_X17 = 17,982UNW_RISCV_X18 = 18,983UNW_RISCV_X19 = 19,984UNW_RISCV_X20 = 20,985UNW_RISCV_X21 = 21,986UNW_RISCV_X22 = 22,987UNW_RISCV_X23 = 23,988UNW_RISCV_X24 = 24,989UNW_RISCV_X25 = 25,990UNW_RISCV_X26 = 26,991UNW_RISCV_X27 = 27,992UNW_RISCV_X28 = 28,993UNW_RISCV_X29 = 29,994UNW_RISCV_X30 = 30,995UNW_RISCV_X31 = 31,996UNW_RISCV_F0 = 32,997UNW_RISCV_F1 = 33,998UNW_RISCV_F2 = 34,999UNW_RISCV_F3 = 35,1000UNW_RISCV_F4 = 36,1001UNW_RISCV_F5 = 37,1002UNW_RISCV_F6 = 38,1003UNW_RISCV_F7 = 39,1004UNW_RISCV_F8 = 40,1005UNW_RISCV_F9 = 41,1006UNW_RISCV_F10 = 42,1007UNW_RISCV_F11 = 43,1008UNW_RISCV_F12 = 44,1009UNW_RISCV_F13 = 45,1010UNW_RISCV_F14 = 46,1011UNW_RISCV_F15 = 47,1012UNW_RISCV_F16 = 48,1013UNW_RISCV_F17 = 49,1014UNW_RISCV_F18 = 50,1015UNW_RISCV_F19 = 51,1016UNW_RISCV_F20 = 52,1017UNW_RISCV_F21 = 53,1018UNW_RISCV_F22 = 54,1019UNW_RISCV_F23 = 55,1020UNW_RISCV_F24 = 56,1021UNW_RISCV_F25 = 57,1022UNW_RISCV_F26 = 58,1023UNW_RISCV_F27 = 59,1024UNW_RISCV_F28 = 60,1025UNW_RISCV_F29 = 61,1026UNW_RISCV_F30 = 62,1027UNW_RISCV_F31 = 63,1028// 65-95 -- Reserved for future standard extensions1029// 96-127 -- v0-v31 (Vector registers)1030// 128-3071 -- Reserved for future standard extensions1031// 3072-4095 -- Reserved for custom extensions1032// 4096-8191 -- CSRs1033//1034// VLENB CSR number: 0xC22 -- defined by section 3 of v-spec:1035// https://github.com/riscv/riscv-v-spec/blob/master/v-spec.adoc#3-vector-extension-programmers-model1036// VLENB DWARF number: 0x1000 + 0xC221037UNW_RISCV_VLENB = 0x1C22,1038};10391040// VE register numbers1041enum {1042UNW_VE_S0 = 0,1043UNW_VE_S1 = 1,1044UNW_VE_S2 = 2,1045UNW_VE_S3 = 3,1046UNW_VE_S4 = 4,1047UNW_VE_S5 = 5,1048UNW_VE_S6 = 6,1049UNW_VE_S7 = 7,1050UNW_VE_S8 = 8,1051UNW_VE_S9 = 9,1052UNW_VE_S10 = 10,1053UNW_VE_S11 = 11,1054UNW_VE_S12 = 12,1055UNW_VE_S13 = 13,1056UNW_VE_S14 = 14,1057UNW_VE_S15 = 15,1058UNW_VE_S16 = 16,1059UNW_VE_S17 = 17,1060UNW_VE_S18 = 18,1061UNW_VE_S19 = 19,1062UNW_VE_S20 = 20,1063UNW_VE_S21 = 21,1064UNW_VE_S22 = 22,1065UNW_VE_S23 = 23,1066UNW_VE_S24 = 24,1067UNW_VE_S25 = 25,1068UNW_VE_S26 = 26,1069UNW_VE_S27 = 27,1070UNW_VE_S28 = 28,1071UNW_VE_S29 = 29,1072UNW_VE_S30 = 30,1073UNW_VE_S31 = 31,1074UNW_VE_S32 = 32,1075UNW_VE_S33 = 33,1076UNW_VE_S34 = 34,1077UNW_VE_S35 = 35,1078UNW_VE_S36 = 36,1079UNW_VE_S37 = 37,1080UNW_VE_S38 = 38,1081UNW_VE_S39 = 39,1082UNW_VE_S40 = 40,1083UNW_VE_S41 = 41,1084UNW_VE_S42 = 42,1085UNW_VE_S43 = 43,1086UNW_VE_S44 = 44,1087UNW_VE_S45 = 45,1088UNW_VE_S46 = 46,1089UNW_VE_S47 = 47,1090UNW_VE_S48 = 48,1091UNW_VE_S49 = 49,1092UNW_VE_S50 = 50,1093UNW_VE_S51 = 51,1094UNW_VE_S52 = 52,1095UNW_VE_S53 = 53,1096UNW_VE_S54 = 54,1097UNW_VE_S55 = 55,1098UNW_VE_S56 = 56,1099UNW_VE_S57 = 57,1100UNW_VE_S58 = 58,1101UNW_VE_S59 = 59,1102UNW_VE_S60 = 60,1103UNW_VE_S61 = 61,1104UNW_VE_S62 = 62,1105UNW_VE_S63 = 63,1106UNW_VE_V0 = 64 + 0,1107UNW_VE_V1 = 64 + 1,1108UNW_VE_V2 = 64 + 2,1109UNW_VE_V3 = 64 + 3,1110UNW_VE_V4 = 64 + 4,1111UNW_VE_V5 = 64 + 5,1112UNW_VE_V6 = 64 + 6,1113UNW_VE_V7 = 64 + 7,1114UNW_VE_V8 = 64 + 8,1115UNW_VE_V9 = 64 + 9,1116UNW_VE_V10 = 64 + 10,1117UNW_VE_V11 = 64 + 11,1118UNW_VE_V12 = 64 + 12,1119UNW_VE_V13 = 64 + 13,1120UNW_VE_V14 = 64 + 14,1121UNW_VE_V15 = 64 + 15,1122UNW_VE_V16 = 64 + 16,1123UNW_VE_V17 = 64 + 17,1124UNW_VE_V18 = 64 + 18,1125UNW_VE_V19 = 64 + 19,1126UNW_VE_V20 = 64 + 20,1127UNW_VE_V21 = 64 + 21,1128UNW_VE_V22 = 64 + 22,1129UNW_VE_V23 = 64 + 23,1130UNW_VE_V24 = 64 + 24,1131UNW_VE_V25 = 64 + 25,1132UNW_VE_V26 = 64 + 26,1133UNW_VE_V27 = 64 + 27,1134UNW_VE_V28 = 64 + 28,1135UNW_VE_V29 = 64 + 29,1136UNW_VE_V30 = 64 + 30,1137UNW_VE_V31 = 64 + 31,1138UNW_VE_V32 = 64 + 32,1139UNW_VE_V33 = 64 + 33,1140UNW_VE_V34 = 64 + 34,1141UNW_VE_V35 = 64 + 35,1142UNW_VE_V36 = 64 + 36,1143UNW_VE_V37 = 64 + 37,1144UNW_VE_V38 = 64 + 38,1145UNW_VE_V39 = 64 + 39,1146UNW_VE_V40 = 64 + 40,1147UNW_VE_V41 = 64 + 41,1148UNW_VE_V42 = 64 + 42,1149UNW_VE_V43 = 64 + 43,1150UNW_VE_V44 = 64 + 44,1151UNW_VE_V45 = 64 + 45,1152UNW_VE_V46 = 64 + 46,1153UNW_VE_V47 = 64 + 47,1154UNW_VE_V48 = 64 + 48,1155UNW_VE_V49 = 64 + 49,1156UNW_VE_V50 = 64 + 50,1157UNW_VE_V51 = 64 + 51,1158UNW_VE_V52 = 64 + 52,1159UNW_VE_V53 = 64 + 53,1160UNW_VE_V54 = 64 + 54,1161UNW_VE_V55 = 64 + 55,1162UNW_VE_V56 = 64 + 56,1163UNW_VE_V57 = 64 + 57,1164UNW_VE_V58 = 64 + 58,1165UNW_VE_V59 = 64 + 59,1166UNW_VE_V60 = 64 + 60,1167UNW_VE_V61 = 64 + 61,1168UNW_VE_V62 = 64 + 62,1169UNW_VE_V63 = 64 + 63,1170UNW_VE_VM0 = 128 + 0,1171UNW_VE_VM1 = 128 + 1,1172UNW_VE_VM2 = 128 + 2,1173UNW_VE_VM3 = 128 + 3,1174UNW_VE_VM4 = 128 + 4,1175UNW_VE_VM5 = 128 + 5,1176UNW_VE_VM6 = 128 + 6,1177UNW_VE_VM7 = 128 + 7,1178UNW_VE_VM8 = 128 + 8,1179UNW_VE_VM9 = 128 + 9,1180UNW_VE_VM10 = 128 + 10,1181UNW_VE_VM11 = 128 + 11,1182UNW_VE_VM12 = 128 + 12,1183UNW_VE_VM13 = 128 + 13,1184UNW_VE_VM14 = 128 + 14,1185UNW_VE_VM15 = 128 + 15, // = 14311861187// Following registers don't have DWARF register numbers.1188UNW_VE_VIXR = 144,1189UNW_VE_VL = 145,1190};11911192// s390x register numbers1193enum {1194UNW_S390X_R0 = 0,1195UNW_S390X_R1 = 1,1196UNW_S390X_R2 = 2,1197UNW_S390X_R3 = 3,1198UNW_S390X_R4 = 4,1199UNW_S390X_R5 = 5,1200UNW_S390X_R6 = 6,1201UNW_S390X_R7 = 7,1202UNW_S390X_R8 = 8,1203UNW_S390X_R9 = 9,1204UNW_S390X_R10 = 10,1205UNW_S390X_R11 = 11,1206UNW_S390X_R12 = 12,1207UNW_S390X_R13 = 13,1208UNW_S390X_R14 = 14,1209UNW_S390X_R15 = 15,1210UNW_S390X_F0 = 16,1211UNW_S390X_F2 = 17,1212UNW_S390X_F4 = 18,1213UNW_S390X_F6 = 19,1214UNW_S390X_F1 = 20,1215UNW_S390X_F3 = 21,1216UNW_S390X_F5 = 22,1217UNW_S390X_F7 = 23,1218UNW_S390X_F8 = 24,1219UNW_S390X_F10 = 25,1220UNW_S390X_F12 = 26,1221UNW_S390X_F14 = 27,1222UNW_S390X_F9 = 28,1223UNW_S390X_F11 = 29,1224UNW_S390X_F13 = 30,1225UNW_S390X_F15 = 31,1226// 32-47 Control Registers1227// 48-63 Access Registers1228UNW_S390X_PSWM = 64,1229UNW_S390X_PSWA = 65,1230// 66-67 Reserved1231// 68-83 Vector Registers %v16-%v311232};12331234// LoongArch registers.1235enum {1236UNW_LOONGARCH_R0 = 0,1237UNW_LOONGARCH_R1 = 1,1238UNW_LOONGARCH_R2 = 2,1239UNW_LOONGARCH_R3 = 3,1240UNW_LOONGARCH_R4 = 4,1241UNW_LOONGARCH_R5 = 5,1242UNW_LOONGARCH_R6 = 6,1243UNW_LOONGARCH_R7 = 7,1244UNW_LOONGARCH_R8 = 8,1245UNW_LOONGARCH_R9 = 9,1246UNW_LOONGARCH_R10 = 10,1247UNW_LOONGARCH_R11 = 11,1248UNW_LOONGARCH_R12 = 12,1249UNW_LOONGARCH_R13 = 13,1250UNW_LOONGARCH_R14 = 14,1251UNW_LOONGARCH_R15 = 15,1252UNW_LOONGARCH_R16 = 16,1253UNW_LOONGARCH_R17 = 17,1254UNW_LOONGARCH_R18 = 18,1255UNW_LOONGARCH_R19 = 19,1256UNW_LOONGARCH_R20 = 20,1257UNW_LOONGARCH_R21 = 21,1258UNW_LOONGARCH_R22 = 22,1259UNW_LOONGARCH_R23 = 23,1260UNW_LOONGARCH_R24 = 24,1261UNW_LOONGARCH_R25 = 25,1262UNW_LOONGARCH_R26 = 26,1263UNW_LOONGARCH_R27 = 27,1264UNW_LOONGARCH_R28 = 28,1265UNW_LOONGARCH_R29 = 29,1266UNW_LOONGARCH_R30 = 30,1267UNW_LOONGARCH_R31 = 31,1268UNW_LOONGARCH_F0 = 32,1269UNW_LOONGARCH_F1 = 33,1270UNW_LOONGARCH_F2 = 34,1271UNW_LOONGARCH_F3 = 35,1272UNW_LOONGARCH_F4 = 36,1273UNW_LOONGARCH_F5 = 37,1274UNW_LOONGARCH_F6 = 38,1275UNW_LOONGARCH_F7 = 39,1276UNW_LOONGARCH_F8 = 40,1277UNW_LOONGARCH_F9 = 41,1278UNW_LOONGARCH_F10 = 42,1279UNW_LOONGARCH_F11 = 43,1280UNW_LOONGARCH_F12 = 44,1281UNW_LOONGARCH_F13 = 45,1282UNW_LOONGARCH_F14 = 46,1283UNW_LOONGARCH_F15 = 47,1284UNW_LOONGARCH_F16 = 48,1285UNW_LOONGARCH_F17 = 49,1286UNW_LOONGARCH_F18 = 50,1287UNW_LOONGARCH_F19 = 51,1288UNW_LOONGARCH_F20 = 52,1289UNW_LOONGARCH_F21 = 53,1290UNW_LOONGARCH_F22 = 54,1291UNW_LOONGARCH_F23 = 55,1292UNW_LOONGARCH_F24 = 56,1293UNW_LOONGARCH_F25 = 57,1294UNW_LOONGARCH_F26 = 58,1295UNW_LOONGARCH_F27 = 59,1296UNW_LOONGARCH_F28 = 60,1297UNW_LOONGARCH_F29 = 61,1298UNW_LOONGARCH_F30 = 62,1299UNW_LOONGARCH_F31 = 63,1300};13011302#endif130313041305