Path: blob/main/contrib/llvm-project/lldb/source/Plugins/Instruction/ARM/EmulateInstructionARM.h
39645 views
//===-- EmulateInstructionARM.h ---------------------------------*- C++ -*-===//1//2// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.3// See https://llvm.org/LICENSE.txt for license information.4// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception5//6//===----------------------------------------------------------------------===//78#ifndef LLDB_SOURCE_PLUGINS_INSTRUCTION_ARM_EMULATEINSTRUCTIONARM_H9#define LLDB_SOURCE_PLUGINS_INSTRUCTION_ARM_EMULATEINSTRUCTIONARM_H1011#include "Plugins/Process/Utility/ARMDefines.h"12#include "lldb/Core/EmulateInstruction.h"13#include "lldb/Utility/Status.h"14#include <optional>1516namespace lldb_private {1718// ITSession - Keep track of the IT Block progression.19class ITSession {20public:21ITSession() = default;22~ITSession() = default;2324// InitIT - Initializes ITCounter/ITState.25bool InitIT(uint32_t bits7_0);2627// ITAdvance - Updates ITCounter/ITState as IT Block progresses.28void ITAdvance();2930// InITBlock - Returns true if we're inside an IT Block.31bool InITBlock();3233// LastInITBlock - Returns true if we're the last instruction inside an IT34// Block.35bool LastInITBlock();3637// GetCond - Gets condition bits for the current thumb instruction.38uint32_t GetCond();3940private:41uint32_t ITCounter = 0; // Possible values: 0, 1, 2, 3, 4.42uint32_t ITState = 0; // A2.5.2 Consists of IT[7:5] and IT[4:0] initially.43};4445class EmulateInstructionARM : public EmulateInstruction {46public:47enum ARMEncoding {48eEncodingA1,49eEncodingA2,50eEncodingA3,51eEncodingA4,52eEncodingA5,53eEncodingT1,54eEncodingT2,55eEncodingT3,56eEncodingT4,57eEncodingT558};5960static void Initialize();6162static void Terminate();6364static llvm::StringRef GetPluginNameStatic() { return "arm"; }6566static llvm::StringRef GetPluginDescriptionStatic();6768static lldb_private::EmulateInstruction *69CreateInstance(const lldb_private::ArchSpec &arch, InstructionType inst_type);7071static bool72SupportsEmulatingInstructionsOfTypeStatic(InstructionType inst_type) {73switch (inst_type) {74case eInstructionTypeAny:75case eInstructionTypePrologueEpilogue:76case eInstructionTypePCModifying:77return true;7879case eInstructionTypeAll:80return false;81}82return false;83}8485llvm::StringRef GetPluginName() override { return GetPluginNameStatic(); }8687bool SetTargetTriple(const ArchSpec &arch) override;8889enum Mode { eModeInvalid = -1, eModeARM, eModeThumb };9091EmulateInstructionARM(const ArchSpec &arch)92: EmulateInstruction(arch), m_arm_isa(0), m_opcode_mode(eModeInvalid),93m_opcode_cpsr(0), m_new_inst_cpsr(0), m_it_session(),94m_ignore_conditions(false) {95SetArchitecture(arch);96}9798// EmulateInstructionARM (const ArchSpec &arch,99// bool ignore_conditions,100// void *baton,101// ReadMemory read_mem_callback,102// WriteMemory write_mem_callback,103// ReadRegister read_reg_callback,104// WriteRegister write_reg_callback) :105// EmulateInstruction (arch,106// ignore_conditions,107// baton,108// read_mem_callback,109// write_mem_callback,110// read_reg_callback,111// write_reg_callback),112// m_arm_isa (0),113// m_opcode_mode (eModeInvalid),114// m_opcode_cpsr (0),115// m_it_session ()116// {117// }118119bool SupportsEmulatingInstructionsOfType(InstructionType inst_type) override {120return SupportsEmulatingInstructionsOfTypeStatic(inst_type);121}122123virtual bool SetArchitecture(const ArchSpec &arch);124125bool ReadInstruction() override;126127bool SetInstruction(const Opcode &insn_opcode, const Address &inst_addr,128Target *target) override;129130bool EvaluateInstruction(uint32_t evaluate_options) override;131132InstructionCondition GetInstructionCondition() override;133134bool TestEmulation(Stream &out_stream, ArchSpec &arch,135OptionValueDictionary *test_data) override;136137std::optional<RegisterInfo> GetRegisterInfo(lldb::RegisterKind reg_kind,138uint32_t reg_num) override;139140bool CreateFunctionEntryUnwind(UnwindPlan &unwind_plan) override;141142uint32_t ArchVersion();143144bool ConditionPassed(const uint32_t opcode);145146uint32_t CurrentCond(const uint32_t opcode);147148// InITBlock - Returns true if we're in Thumb mode and inside an IT Block.149bool InITBlock();150151// LastInITBlock - Returns true if we're in Thumb mode and the last152// instruction inside an IT Block.153bool LastInITBlock();154155bool BadMode(uint32_t mode);156157bool CurrentModeIsPrivileged();158159void CPSRWriteByInstr(uint32_t value, uint32_t bytemask,160bool affect_execstate);161162bool BranchWritePC(const Context &context, uint32_t addr);163164bool BXWritePC(Context &context, uint32_t addr);165166bool LoadWritePC(Context &context, uint32_t addr);167168bool ALUWritePC(Context &context, uint32_t addr);169170Mode CurrentInstrSet();171172bool SelectInstrSet(Mode arm_or_thumb);173174bool WriteBits32Unknown(int n);175176bool WriteBits32UnknownToMemory(lldb::addr_t address);177178bool UnalignedSupport();179180typedef struct {181uint32_t result;182uint8_t carry_out;183uint8_t overflow;184} AddWithCarryResult;185186AddWithCarryResult AddWithCarry(uint32_t x, uint32_t y, uint8_t carry_in);187188// Helper method to read the content of an ARM core register.189uint32_t ReadCoreReg(uint32_t regnum, bool *success);190191// See A8.6.96 MOV (immediate) Operation.192// Default arguments are specified for carry and overflow parameters, which193// means194// not to update the respective flags even if setflags is true.195bool WriteCoreRegOptionalFlags(Context &context, const uint32_t result,196const uint32_t Rd, bool setflags,197const uint32_t carry = ~0u,198const uint32_t overflow = ~0u);199200bool WriteCoreReg(Context &context, const uint32_t result,201const uint32_t Rd) {202// Don't set the flags.203return WriteCoreRegOptionalFlags(context, result, Rd, false);204}205206// See A8.6.35 CMP (immediate) Operation.207// Default arguments are specified for carry and overflow parameters, which208// means209// not to update the respective flags.210bool WriteFlags(Context &context, const uint32_t result,211const uint32_t carry = ~0u, const uint32_t overflow = ~0u);212213inline uint64_t MemARead(EmulateInstruction::Context &context,214lldb::addr_t address, uint32_t size,215uint64_t fail_value, bool *success_ptr) {216// This is a stub function corresponding to "MemA[]" in the ARM manual217// pseudocode, for218// aligned reads from memory. Since we are not trying to write a full219// hardware simulator, and since220// we are running in User mode (rather than Kernel mode) and therefore won't221// have access to many of the222// system registers we would need in order to fully implement this function,223// we will just call224// ReadMemoryUnsigned from here. In the future, if we decide we do need to225// do more faithful emulation of226// the hardware, we can update this function appropriately.227228return ReadMemoryUnsigned(context, address, size, fail_value, success_ptr);229}230231inline bool MemAWrite(EmulateInstruction::Context &context,232lldb::addr_t address, uint64_t data_val, uint32_t size)233234{235// This is a stub function corresponding to "MemA[]" in the ARM manual236// pseudocode, for237// aligned writes to memory. Since we are not trying to write a full238// hardware simulator, and since239// we are running in User mode (rather than Kernel mode) and therefore won't240// have access to many of the241// system registers we would need in order to fully implement this function,242// we will just call243// WriteMemoryUnsigned from here. In the future, if we decide we do need to244// do more faithful emulation of245// the hardware, we can update this function appropriately.246247return WriteMemoryUnsigned(context, address, data_val, size);248}249250inline uint64_t MemURead(EmulateInstruction::Context &context,251lldb::addr_t address, uint32_t size,252uint64_t fail_value, bool *success_ptr) {253// This is a stub function corresponding to "MemU[]" in the ARM manual254// pseudocode, for255// unaligned reads from memory. Since we are not trying to write a full256// hardware simulator, and since257// we are running in User mode (rather than Kernel mode) and therefore won't258// have access to many of the259// system registers we would need in order to fully implement this function,260// we will just call261// ReadMemoryUnsigned from here. In the future, if we decide we do need to262// do more faithful emulation of263// the hardware, we can update this function appropriately.264265return ReadMemoryUnsigned(context, address, size, fail_value, success_ptr);266}267268inline bool MemUWrite(EmulateInstruction::Context &context,269lldb::addr_t address, uint64_t data_val, uint32_t size)270271{272// This is a stub function corresponding to "MemU[]" in the ARM manual273// pseudocode, for274// unaligned writes to memory. Since we are not trying to write a full275// hardware simulator, and since276// we are running in User mode (rather than Kernel mode) and therefore won't277// have access to many of the278// system registers we would need in order to fully implement this function,279// we will just call280// WriteMemoryUnsigned from here. In the future, if we decide we do need to281// do more faithful emulation of282// the hardware, we can update this function appropriately.283284return WriteMemoryUnsigned(context, address, data_val, size);285}286287protected:288// Typedef for the callback function used during the emulation.289// Pass along (ARMEncoding)encoding as the callback data.290enum ARMInstrSize { eSize16, eSize32 };291292typedef struct {293uint32_t mask;294uint32_t value;295uint32_t variants;296EmulateInstructionARM::ARMEncoding encoding;297uint32_t vfp_variants;298ARMInstrSize size;299bool (EmulateInstructionARM::*callback)(300const uint32_t opcode,301const EmulateInstructionARM::ARMEncoding encoding);302const char *name;303} ARMOpcode;304305uint32_t GetFramePointerRegisterNumber() const;306307uint32_t GetFramePointerDWARFRegisterNumber() const;308309static ARMOpcode *GetARMOpcodeForInstruction(const uint32_t opcode,310uint32_t isa_mask);311312static ARMOpcode *GetThumbOpcodeForInstruction(const uint32_t opcode,313uint32_t isa_mask);314315// A8.6.123 PUSH316bool EmulatePUSH(const uint32_t opcode, const ARMEncoding encoding);317318// A8.6.122 POP319bool EmulatePOP(const uint32_t opcode, const ARMEncoding encoding);320321// A8.6.8 ADD (SP plus immediate)322bool EmulateADDRdSPImm(const uint32_t opcode, const ARMEncoding encoding);323324// A8.6.97 MOV (register) -- Rd == r7|ip and Rm == sp325bool EmulateMOVRdSP(const uint32_t opcode, const ARMEncoding encoding);326327// A8.6.97 MOV (register) -- move from r8-r15 to r0-r7328bool EmulateMOVLowHigh(const uint32_t opcode, const ARMEncoding encoding);329330// A8.6.59 LDR (literal)331bool EmulateLDRRtPCRelative(const uint32_t opcode,332const ARMEncoding encoding);333334// A8.6.8 ADD (SP plus immediate)335bool EmulateADDSPImm(const uint32_t opcode, const ARMEncoding encoding);336337// A8.6.9 ADD (SP plus register)338bool EmulateADDSPRm(const uint32_t opcode, const ARMEncoding encoding);339340// A8.6.23 BL, BLX (immediate)341bool EmulateBLXImmediate(const uint32_t opcode, const ARMEncoding encoding);342343// A8.6.24 BLX (register)344bool EmulateBLXRm(const uint32_t opcode, const ARMEncoding encoding);345346// A8.6.25 BX347bool EmulateBXRm(const uint32_t opcode, const ARMEncoding encoding);348349// A8.6.26 BXJ350bool EmulateBXJRm(const uint32_t opcode, const ARMEncoding encoding);351352// A8.6.212 SUB (immediate, ARM) -- Rd == r7 and Rm == ip353bool EmulateSUBR7IPImm(const uint32_t opcode, const ARMEncoding encoding);354355// A8.6.215 SUB (SP minus immediate) -- Rd == ip356bool EmulateSUBIPSPImm(const uint32_t opcode, const ARMEncoding encoding);357358// A8.6.215 SUB (SP minus immediate)359bool EmulateSUBSPImm(const uint32_t opcode, const ARMEncoding encoding);360361// A8.6.216 SUB (SP minus register)362bool EmulateSUBSPReg(const uint32_t opcode, const ARMEncoding encoding);363364// A8.6.194 STR (immediate, ARM) -- Rn == sp365bool EmulateSTRRtSP(const uint32_t opcode, const ARMEncoding encoding);366367// A8.6.355 VPUSH368bool EmulateVPUSH(const uint32_t opcode, const ARMEncoding encoding);369370// A8.6.354 VPOP371bool EmulateVPOP(const uint32_t opcode, const ARMEncoding encoding);372373// A8.6.218 SVC (previously SWI)374bool EmulateSVC(const uint32_t opcode, const ARMEncoding encoding);375376// A8.6.50 IT377bool EmulateIT(const uint32_t opcode, const ARMEncoding encoding);378379// NOP380bool EmulateNop(const uint32_t opcode, const ARMEncoding encoding);381382// A8.6.16 B383bool EmulateB(const uint32_t opcode, const ARMEncoding encoding);384385// A8.6.27 CBNZ, CBZ386bool EmulateCB(const uint32_t opcode, const ARMEncoding encoding);387388// A8.6.226 TBB, TBH389bool EmulateTB(const uint32_t opcode, const ARMEncoding encoding);390391// A8.6.4 ADD (immediate, Thumb)392bool EmulateADDImmThumb(const uint32_t opcode, const ARMEncoding encoding);393394// A8.6.5 ADD (immediate, ARM)395bool EmulateADDImmARM(const uint32_t opcode, const ARMEncoding encoding);396397// A8.6.6 ADD (register)398bool EmulateADDReg(const uint32_t opcode, const ARMEncoding encoding);399400// A8.6.7 ADD (register-shifted register)401bool EmulateADDRegShift(const uint32_t opcode, const ARMEncoding encoding);402403// A8.6.97 MOV (register)404bool EmulateMOVRdRm(const uint32_t opcode, const ARMEncoding encoding);405406// A8.6.96 MOV (immediate)407bool EmulateMOVRdImm(const uint32_t opcode, const ARMEncoding encoding);408409// A8.6.35 CMP (immediate)410bool EmulateCMPImm(const uint32_t opcode, const ARMEncoding encoding);411412// A8.6.36 CMP (register)413bool EmulateCMPReg(const uint32_t opcode, const ARMEncoding encoding);414415// A8.6.14 ASR (immediate)416bool EmulateASRImm(const uint32_t opcode, const ARMEncoding encoding);417418// A8.6.15 ASR (register)419bool EmulateASRReg(const uint32_t opcode, const ARMEncoding encoding);420421// A8.6.88 LSL (immediate)422bool EmulateLSLImm(const uint32_t opcode, const ARMEncoding encoding);423424// A8.6.89 LSL (register)425bool EmulateLSLReg(const uint32_t opcode, const ARMEncoding encoding);426427// A8.6.90 LSR (immediate)428bool EmulateLSRImm(const uint32_t opcode, const ARMEncoding encoding);429430// A8.6.91 LSR (register)431bool EmulateLSRReg(const uint32_t opcode, const ARMEncoding encoding);432433// A8.6.139 ROR (immediate)434bool EmulateRORImm(const uint32_t opcode, const ARMEncoding encoding);435436// A8.6.140 ROR (register)437bool EmulateRORReg(const uint32_t opcode, const ARMEncoding encoding);438439// A8.6.141 RRX440bool EmulateRRX(const uint32_t opcode, const ARMEncoding encoding);441442// Helper method for ASR, LSL, LSR, ROR (immediate), and RRX443bool EmulateShiftImm(const uint32_t opcode, const ARMEncoding encoding,444ARM_ShifterType shift_type);445446// Helper method for ASR, LSL, LSR, and ROR (register)447bool EmulateShiftReg(const uint32_t opcode, const ARMEncoding encoding,448ARM_ShifterType shift_type);449450// LOAD FUNCTIONS451452// A8.6.53 LDM/LDMIA/LDMFD453bool EmulateLDM(const uint32_t opcode, const ARMEncoding encoding);454455// A8.6.54 LDMDA/LDMFA456bool EmulateLDMDA(const uint32_t opcode, const ARMEncoding encoding);457458// A8.6.55 LDMDB/LDMEA459bool EmulateLDMDB(const uint32_t opcode, const ARMEncoding encoding);460461// A8.6.56 LDMIB/LDMED462bool EmulateLDMIB(const uint32_t opcode, const ARMEncoding encoding);463464// A8.6.57 LDR (immediate, Thumb) -- Encoding T1465bool EmulateLDRRtRnImm(const uint32_t opcode, const ARMEncoding encoding);466467// A8.6.58 LDR (immediate, ARM) - Encoding A1468bool EmulateLDRImmediateARM(const uint32_t opcode,469const ARMEncoding encoding);470471// A8.6.59 LDR (literal)472bool EmulateLDRLiteral(const uint32_t, const ARMEncoding encoding);473474// A8.6.60 LDR (register) - Encoding T1, T2, A1475bool EmulateLDRRegister(const uint32_t opcode, const ARMEncoding encoding);476477// A8.6.61 LDRB (immediate, Thumb) - Encoding T1, T2, T3478bool EmulateLDRBImmediate(const uint32_t opcode, const ARMEncoding encoding);479480// A8.6.62 LDRB (immediate, ARM)481bool EmulateLDRBImmediateARM(const uint32_t opcode,482const ARMEncoding encoding);483484// A8.6.63 LDRB (literal) - Encoding T1, A1485bool EmulateLDRBLiteral(const uint32_t opcode, const ARMEncoding encoding);486487// A8.6.64 LDRB (register) - Encoding T1, T2, A1488bool EmulateLDRBRegister(const uint32_t opcode, const ARMEncoding encoding);489490// A8.6.65 LDRBT491bool EmulateLDRBT(const uint32_t opcode, const ARMEncoding encoding);492493// A8.6.66 LDRD (immediate)494bool EmulateLDRDImmediate(const uint32_t opcode, const ARMEncoding encoding);495496// A8.6.67497bool EmulateLDRDLiteral(const uint32_t opcode, const ARMEncoding encoding);498499// A8.6.68 LDRD (register)500bool EmulateLDRDRegister(const uint32_t opcode, const ARMEncoding encoding);501502// A8.6.69 LDREX503bool EmulateLDREX(const uint32_t opcode, const ARMEncoding encoding);504505// A8.6.70 LDREXB506bool EmulateLDREXB(const uint32_t opcode, const ARMEncoding encoding);507508// A8.6.71 LDREXD509bool EmulateLDREXD(const uint32_t opcode, const ARMEncoding encoding);510511// A8.6.72 LDREXH512bool EmulateLDREXH(const uint32_t opcode, const ARMEncoding encoding);513514// A8.6.73 LDRH (immediate, Thumb) - Encoding T1, T2, T3515bool EmulateLDRHImmediate(const uint32_t opcode, const ARMEncoding encoding);516517// A8.6.74 LDRS (immediate, ARM)518bool EmulateLDRHImmediateARM(const uint32_t opcode,519const ARMEncoding encoding);520521// A8.6.75 LDRH (literal) - Encoding T1, A1522bool EmulateLDRHLiteral(const uint32_t opcode, const ARMEncoding encoding);523524// A8.6.76 LDRH (register) - Encoding T1, T2, A1525bool EmulateLDRHRegister(const uint32_t opcode, const ARMEncoding encoding);526527// A8.6.77 LDRHT528bool EmulateLDRHT(const uint32_t opcode, const ARMEncoding encoding);529530// A8.6.78 LDRSB (immediate) - Encoding T1, T2, A1531bool EmulateLDRSBImmediate(const uint32_t opcode, const ARMEncoding encoding);532533// A8.6.79 LDRSB (literal) - Encoding T1, A1534bool EmulateLDRSBLiteral(const uint32_t opcode, const ARMEncoding encoding);535536// A8.6.80 LDRSB (register) - Encoding T1, T2, A1537bool EmulateLDRSBRegister(const uint32_t opcode, const ARMEncoding encoding);538539// A8.6.81 LDRSBT540bool EmulateLDRSBT(const uint32_t opcode, const ARMEncoding encoding);541542// A8.6.82 LDRSH (immediate) - Encoding T1, T2, A1543bool EmulateLDRSHImmediate(const uint32_t opcode, const ARMEncoding encoding);544545// A8.6.83 LDRSH (literal) - Encoding T1, A1546bool EmulateLDRSHLiteral(const uint32_t opcode, const ARMEncoding encoding);547548// A8.6.84 LDRSH (register) - Encoding T1, T2, A1549bool EmulateLDRSHRegister(const uint32_t opcode, const ARMEncoding encoding);550551// A8.6.85 LDRSHT552bool EmulateLDRSHT(const uint32_t opcode, const ARMEncoding encoding);553554// A8.6.86555bool EmulateLDRT(const uint32_t opcode, const ARMEncoding encoding);556557// STORE FUNCTIONS558559// A8.6.189 STM/STMIA/STMEA560bool EmulateSTM(const uint32_t opcode, const ARMEncoding encoding);561562// A8.6.190 STMDA/STMED563bool EmulateSTMDA(const uint32_t opcode, const ARMEncoding encoding);564565// A8.6.191 STMDB/STMFD566bool EmulateSTMDB(const uint32_t opcode, const ARMEncoding encoding);567568// A8.6.192 STMIB/STMFA569bool EmulateSTMIB(const uint32_t opcode, const ARMEncoding encoding);570571// A8.6.193 STR (immediate, Thumb)572bool EmulateSTRThumb(const uint32_t opcode, const ARMEncoding encoding);573574// A8.6.194 STR (immediate, ARM)575bool EmulateSTRImmARM(const uint32_t opcode, const ARMEncoding encoding);576577// A8.6.195 STR (register)578bool EmulateSTRRegister(const uint32_t opcode, const ARMEncoding encoding);579580// A8.6.196 STRB (immediate, Thumb)581bool EmulateSTRBThumb(const uint32_t opcode, const ARMEncoding encoding);582583// A8.6.197 STRB (immediate, ARM)584bool EmulateSTRBImmARM(const uint32_t opcode, const ARMEncoding encoding);585586// A8.6.198 STRB (register)587bool EmulateSTRBReg(const uint32_t opcode, const ARMEncoding encoding);588589// A8.6.199 STRBT590bool EmulateSTRBT(const uint32_t opcode, const ARMEncoding encoding);591592// A8.6.200 STRD (immediate)593bool EmulateSTRDImm(const uint32_t opcode, const ARMEncoding encoding);594595// A8.6.201 STRD (register)596bool EmulateSTRDReg(const uint32_t opcode, const ARMEncoding encoding);597598// A8.6.202 STREX599bool EmulateSTREX(const uint32_t opcode, const ARMEncoding encoding);600601// A8.6.203 STREXB602bool EmulateSTREXB(const uint32_t opcode, const ARMEncoding encoding);603604// A8.6.204 STREXD605bool EmulateSTREXD(const uint32_t opcode, const ARMEncoding encoding);606607// A8.6.205 STREXH608bool EmulateSTREXH(const uint32_t opcode, const ARMEncoding encoding);609610// A8.6.206 STRH (immediate, Thumb)611bool EmulateSTRHImmThumb(const uint32_t opcode, const ARMEncoding encoding);612613// A8.6.207 STRH (immediate, ARM)614bool EmulateSTRHImmARM(const uint32_t opcode, const ARMEncoding encoding);615616// A8.6.208 STRH (register)617bool EmulateSTRHRegister(const uint32_t opcode, const ARMEncoding encoding);618619// A8.6.209 STRHT620bool EmulateSTRHT(const uint32_t opcode, const ARMEncoding encoding);621622// A8.6.210 STRT623bool EmulateSTRT(const uint32_t opcode, const ARMEncoding encoding);624625// A8.6.1 ADC (immediate)626bool EmulateADCImm(const uint32_t opcode, const ARMEncoding encoding);627628// A8.6.2 ADC (Register)629bool EmulateADCReg(const uint32_t opcode, const ARMEncoding encoding);630631// A8.6.10 ADR632bool EmulateADR(const uint32_t opcode, const ARMEncoding encoding);633634// A8.6.11 AND (immediate)635bool EmulateANDImm(const uint32_t opcode, const ARMEncoding encoding);636637// A8.6.12 AND (register)638bool EmulateANDReg(const uint32_t opcode, const ARMEncoding encoding);639640// A8.6.19 BIC (immediate)641bool EmulateBICImm(const uint32_t opcode, const ARMEncoding encoding);642643// A8.6.20 BIC (register)644bool EmulateBICReg(const uint32_t opcode, const ARMEncoding encoding);645646// A8.6.26 BXJ647bool EmulateBXJ(const uint32_t opcode, const ARMEncoding encoding);648649// A8.6.32 CMN (immediate)650bool EmulateCMNImm(const uint32_t opcode, const ARMEncoding encoding);651652// A8.6.33 CMN (register)653bool EmulateCMNReg(const uint32_t opcode, const ARMEncoding encoding);654655// A8.6.44 EOR (immediate)656bool EmulateEORImm(const uint32_t opcode, const ARMEncoding encoding);657658// A8.6.45 EOR (register)659bool EmulateEORReg(const uint32_t opcode, const ARMEncoding encoding);660661// A8.6.105 MUL662bool EmulateMUL(const uint32_t opcode, const ARMEncoding encoding);663664// A8.6.106 MVN (immediate)665bool EmulateMVNImm(const uint32_t opcode, const ARMEncoding encoding);666667// A8.6.107 MVN (register)668bool EmulateMVNReg(const uint32_t opcode, const ARMEncoding encoding);669670// A8.6.113 ORR (immediate)671bool EmulateORRImm(const uint32_t opcode, const ARMEncoding encoding);672673// A8.6.114 ORR (register)674bool EmulateORRReg(const uint32_t opcode, const ARMEncoding encoding);675676// A8.6.117 PLD (immediate, literal) - Encoding T1, T2, T3, A1677bool EmulatePLDImmediate(const uint32_t opcode, const ARMEncoding encoding);678679// A8.6.119 PLI (immediate,literal) - Encoding T3, A1680bool EmulatePLIImmediate(const uint32_t opcode, const ARMEncoding encoding);681682// A8.6.120 PLI (register) - Encoding T1, A1683bool EmulatePLIRegister(const uint32_t opcode, const ARMEncoding encoding);684685// A8.6.141 RSB (immediate)686bool EmulateRSBImm(const uint32_t opcode, const ARMEncoding encoding);687688// A8.6.142 RSB (register)689bool EmulateRSBReg(const uint32_t opcode, const ARMEncoding encoding);690691// A8.6.144 RSC (immediate)692bool EmulateRSCImm(const uint32_t opcode, const ARMEncoding encoding);693694// A8.6.145 RSC (register)695bool EmulateRSCReg(const uint32_t opcode, const ARMEncoding encoding);696697// A8.6.150 SBC (immediate)698bool EmulateSBCImm(const uint32_t opcode, const ARMEncoding encoding);699700// A8.6.151 SBC (register)701bool EmulateSBCReg(const uint32_t opcode, const ARMEncoding encoding);702703// A8.6.211 SUB (immediate, Thumb)704bool EmulateSUBImmThumb(const uint32_t opcode, const ARMEncoding encoding);705706// A8.6.212 SUB (immediate, ARM)707bool EmulateSUBImmARM(const uint32_t opcode, const ARMEncoding encoding);708709// A8.6.213 SUB (register)710bool EmulateSUBReg(const uint32_t opcode, const ARMEncoding encoding);711712// A8.6.214 SUB (register-shifted register)713bool EmulateSUBRegShift(const uint32_t opcode, const ARMEncoding encoding);714715// A8.6.222 SXTB - Encoding T1716bool EmulateSXTB(const uint32_t opcode, const ARMEncoding encoding);717718// A8.6.224 SXTH - EncodingT1719bool EmulateSXTH(const uint32_t opcode, const ARMEncoding encoding);720721// A8.6.227 TEQ (immediate) - Encoding A1722bool EmulateTEQImm(const uint32_t opcode, const ARMEncoding encoding);723724// A8.6.228 TEQ (register) - Encoding A1725bool EmulateTEQReg(const uint32_t opcode, const ARMEncoding encoding);726727// A8.6.230 TST (immediate) - Encoding A1728bool EmulateTSTImm(const uint32_t opcode, const ARMEncoding encoding);729730// A8.6.231 TST (register) - Encoding T1, A1731bool EmulateTSTReg(const uint32_t opcode, const ARMEncoding encoding);732733// A8.6.262 UXTB - Encoding T1734bool EmulateUXTB(const uint32_t opcode, const ARMEncoding encoding);735736// A8.6.264 UXTH - Encoding T1737bool EmulateUXTH(const uint32_t opcode, const ARMEncoding encoding);738739// B6.1.8 RFE740bool EmulateRFE(const uint32_t opcode, const ARMEncoding encoding);741742// A8.6.319 VLDM743bool EmulateVLDM(const uint32_t opcode, const ARMEncoding encoding);744745// A8.6.399 VSTM746bool EmulateVSTM(const uint32_t opcode, const ARMEncoding encoding);747748// A8.6.307 VLD1 (multiple single elements)749bool EmulateVLD1Multiple(const uint32_t opcode, const ARMEncoding encoding);750751// A8.6.308 VLD1 (single element to one lane)752bool EmulateVLD1Single(const uint32_t opcode, const ARMEncoding encoding);753754// A8.6.309 VLD1 (single element to all lanes)755bool EmulateVLD1SingleAll(const uint32_t opcode, const ARMEncoding encoding);756757// A8.6.391 VST1 (multiple single elements)758bool EmulateVST1Multiple(const uint32_t opcode, const ARMEncoding encoding);759760// A8.6.392 VST1 (single element from one lane)761bool EmulateVST1Single(const uint32_t opcode, const ARMEncoding encoding);762763// A8.6.317 VLDR764bool EmulateVLDR(const uint32_t opcode, const ARMEncoding encoding);765766// A8.6.400 VSTR767bool EmulateVSTR(const uint32_t opcode, const ARMEncoding encoding);768769// B6.2.13 SUBS PC, LR and related instructions770bool EmulateSUBSPcLrEtc(const uint32_t opcode, const ARMEncoding encoding);771772uint32_t m_arm_isa;773Mode m_opcode_mode;774uint32_t m_opcode_cpsr;775uint32_t m_new_inst_cpsr; // This can get updated by the opcode.776ITSession m_it_session;777bool m_ignore_conditions;778};779780} // namespace lldb_private781782#endif // LLDB_SOURCE_PLUGINS_INSTRUCTION_ARM_EMULATEINSTRUCTIONARM_H783784785