Path: blob/main/sys/arm/freescale/imx/imx_wdogreg.h
39537 views
/*-1* SPDX-License-Identifier: BSD-2-Clause2*3* Copyright (c) 2012, 2013 The FreeBSD Foundation4*5* This software was developed by Oleksandr Rybalko under sponsorship6* from the FreeBSD Foundation.7*8* Redistribution and use in source and binary forms, with or without9* modification, are permitted provided that the following conditions10* are met:11* 1. Redistributions of source code must retain the above copyright12* notice, this list of conditions and the following disclaimer.13* 2. Redistributions in binary form must reproduce the above copyright14* notice, this list of conditions and the following disclaimer in the15* documentation and/or other materials provided with the distribution.16*17* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND18* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE19* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE20* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE21* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL22* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS23* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)24* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT25* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY26* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF27* SUCH DAMAGE.28*/2930#define WDOG_CLK_FREQ 327683132#define WDOG_CR_REG 0x00 /* Control Register */33#define WDOG_CR_WT_MASK 0xff00 /* Count; 0.5 sec units */34#define WDOG_CR_WT_SHIFT 835#define WDOG_CR_WDW (1u << 7) /* Suspend when in WAIT mode */36#define WDOG_CR_WDA (1u << 5) /* Don't assert ext reset */37#define WDOG_CR_SRS (1u << 4) /* Don't assert soft reset */38#define WDOG_CR_WDT (1u << 3) /* Assert ext reset on timeout */39#define WDOG_CR_WDE (1u << 2) /* Watchdog Enable */40#define WDOG_CR_WDBG (1u << 1) /* Suspend when DBG mode */41#define WDOG_CR_WDZST (1u << 0) /* Suspend when LP mode */4243#define WDOG_SR_REG 0x02 /* Service Register */44#define WDOG_SR_STEP1 0x555545#define WDOG_SR_STEP2 0xaaaa4647#define WDOG_RSR_REG 0x04 /* Reset Status Register */48#define WDOG_RSR_POR (1u << 4) /* Due to Power-On Reset */49#define WDOG_RSR_TOUT (1u << 1) /* Due WDog timeout reset */50#define WDOG_RSR_SFTW (1u << 0) /* Due Soft reset */5152#define WDOG_ICR_REG 0x06 /* Interrupt Control Register */53#define WDOG_ICR_WIE (1u << 15) /* Enable Interrupt */54#define WDOG_ICR_WTIS (1u << 14) /* Interrupt has occurred */55#define WDOG_ICR_WTCT_MASK 0x00ff /* Interrupt lead time in 0.5s */56#define WDOG_ICR_WTCT_SHIFT 0 /* units before reset occurs */5758#define WDOG_MCR_REG 0x08 /* Miscellaneous Control Register */59#define WDOG_MCR_PDE (1u << 0) /* Power-down enable */606162