/*-1* SPDX-License-Identifier: BSD-2-Clause2*3* Copyright (c) 2021 Semihalf.4*5* Redistribution and use in source and binary forms, with or without6* modification, are permitted provided that the following conditions7* are met:8* 1. Redistributions of source code must retain the above copyright9* notice, this list of conditions and the following disclaimer.10* 2. Redistributions in binary form must reproduce the above copyright11* notice, this list of conditions and the following disclaimer in the12* documentation and/or other materials provided with the distribution.13*14* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND15* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE16* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE17* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE18* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL19* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS20* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)21* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT22* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY23* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF24* SUCH DAMAGE.25*/2627#include <sys/param.h>28#include <sys/bus.h>29#include <sys/kernel.h>30#include <sys/module.h>31#include <sys/mutex.h>32#include <sys/rman.h>33#include <machine/bus.h>3435#include <dev/fdt/simplebus.h>3637#include <dev/clk/clk.h>38#include <dev/clk/clk_div.h>39#include <dev/clk/clk_fixed.h>40#include <dev/clk/clk_gate.h>41#include <dev/clk/clk_mux.h>4243#include <dev/ofw/ofw_bus.h>44#include <dev/ofw/ofw_bus_subr.h>4546#include "clkdev_if.h"47#include "periph.h"4849/*50* Regsiter gate clock (disable or enable clock).51*/5253int54a37x0_periph_gate_register_gate(struct clkdom *clkdom,55struct a37x0_periph_clknode_def *device_def)56{57struct clk_gate_def *gate;58const char *parent_name;59int error, dev_id;6061dev_id = device_def->common_def.device_id;62gate = &device_def->clk_def.gate.gate;6364if (device_def->common_def.pname == NULL)65parent_name = device_def->common_def.xtal;66else67parent_name = device_def->common_def.pname;6869a37x0_periph_set_props(&gate->clkdef, &parent_name, 1);70error = a37x0_periph_create_gate(clkdom, gate,71dev_id);72if (error) goto fail;7374fail:75return (error);7677return (0);78}798081