Path: blob/main/sys/arm64/freescale/imx/imx7gpc.c
107763 views
/*-1* SPDX-License-Identifier: BSD-2-Clause2*3* Copyright (c) 2020 Oleksandr Tymoshenko <[email protected]>4*5* Redistribution and use in source and binary forms, with or without6* modification, are permitted provided that the following conditions7* are met:8* 1. Redistributions of source code must retain the above copyright9* notice, this list of conditions and the following disclaimer.10* 2. Redistributions in binary form must reproduce the above copyright11* notice, this list of conditions and the following disclaimer in the12* documentation and/or other materials provided with the distribution.13*14* THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND15* ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE16* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE17* ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE18* FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL19* DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS20* OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)21* HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT22* LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY23* OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF24* SUCH DAMAGE.25*/2627#include <sys/param.h>28#include <sys/systm.h>29#include <sys/bus.h>30#include <sys/kernel.h>31#include <sys/module.h>32#include <sys/rman.h>33#include <sys/proc.h>34#include <sys/lock.h>35#include <sys/mutex.h>3637#include <machine/bus.h>38#include <machine/intr.h>3940#include <dev/ofw/openfirm.h>41#include <dev/ofw/ofw_bus.h>42#include <dev/ofw/ofw_bus_subr.h>4344#include "pic_if.h"4546struct imx7gpc_softc {47device_t dev;48struct resource *memres;49device_t parent;50};5152static struct ofw_compat_data compat_data[] = {53{ "fsl,imx7gpc", 1},54{ "fsl,imx8mq-gpc", 1},55{ NULL, 0}56};5758static int59imx7gpc_activate_intr(device_t dev, struct intr_irqsrc *isrc,60struct resource *res, struct intr_map_data *data)61{62struct imx7gpc_softc *sc = device_get_softc(dev);6364return (PIC_ACTIVATE_INTR(sc->parent, isrc, res, data));65}6667static void68imx7gpc_disable_intr(device_t dev, struct intr_irqsrc *isrc)69{70struct imx7gpc_softc *sc = device_get_softc(dev);7172PIC_DISABLE_INTR(sc->parent, isrc);73}7475static void76imx7gpc_enable_intr(device_t dev, struct intr_irqsrc *isrc)77{78struct imx7gpc_softc *sc = device_get_softc(dev);7980PIC_ENABLE_INTR(sc->parent, isrc);81}8283static int84imx7gpc_map_intr(device_t dev, struct intr_map_data *data,85struct intr_irqsrc **isrcp)86{87struct imx7gpc_softc *sc = device_get_softc(dev);8889return (PIC_MAP_INTR(sc->parent, data, isrcp));90}9192static int93imx7gpc_deactivate_intr(device_t dev, struct intr_irqsrc *isrc,94struct resource *res, struct intr_map_data *data)95{96struct imx7gpc_softc *sc = device_get_softc(dev);9798return (PIC_DEACTIVATE_INTR(sc->parent, isrc, res, data));99}100101static int102imx7gpc_setup_intr(device_t dev, struct intr_irqsrc *isrc,103struct resource *res, struct intr_map_data *data)104{105struct imx7gpc_softc *sc = device_get_softc(dev);106107return (PIC_SETUP_INTR(sc->parent, isrc, res, data));108}109110static int111imx7gpc_teardown_intr(device_t dev, struct intr_irqsrc *isrc,112struct resource *res, struct intr_map_data *data)113{114struct imx7gpc_softc *sc = device_get_softc(dev);115116return (PIC_TEARDOWN_INTR(sc->parent, isrc, res, data));117}118119static void120imx7gpc_pre_ithread(device_t dev, struct intr_irqsrc *isrc)121{122struct imx7gpc_softc *sc = device_get_softc(dev);123124PIC_PRE_ITHREAD(sc->parent, isrc);125}126127static void128imx7gpc_post_ithread(device_t dev, struct intr_irqsrc *isrc)129{130struct imx7gpc_softc *sc = device_get_softc(dev);131132PIC_POST_ITHREAD(sc->parent, isrc);133}134135static void136imx7gpc_post_filter(device_t dev, struct intr_irqsrc *isrc)137{138struct imx7gpc_softc *sc = device_get_softc(dev);139140PIC_POST_FILTER(sc->parent, isrc);141}142143#ifdef SMP144static int145imx7gpc_bind_intr(device_t dev, struct intr_irqsrc *isrc)146{147struct imx7gpc_softc *sc = device_get_softc(dev);148149return (PIC_BIND_INTR(sc->parent, isrc));150}151#endif152153static int154imx7gpc_probe(device_t dev)155{156157if (!ofw_bus_status_okay(dev))158return (ENXIO);159160if (ofw_bus_search_compatible(dev, compat_data)->ocd_data == 0)161return (ENXIO);162163device_set_desc(dev, "General Power Controller");164return (BUS_PROBE_DEFAULT);165}166167static int168imx7gpc_attach(device_t dev)169{170struct imx7gpc_softc *sc = device_get_softc(dev);171phandle_t node;172phandle_t parent_xref;173int i, rv;174175sc->dev = dev;176177node = ofw_bus_get_node(dev);178179rv = OF_getencprop(node, "interrupt-parent", &parent_xref,180sizeof(parent_xref));181if (rv <= 0) {182device_printf(dev, "Can't read parent node property\n");183return (ENXIO);184}185sc->parent = OF_device_from_xref(parent_xref);186if (sc->parent == NULL) {187device_printf(dev, "Can't find parent controller\n");188return (ENXIO);189}190191i = 0;192sc->memres = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &i,193RF_ACTIVE);194if (sc->memres == NULL) {195device_printf(dev, "could not allocate resources\n");196return (ENXIO);197}198199/* TODO: power up OTG domain and unmask all interrupts */200201if (intr_pic_register(dev, OF_xref_from_node(node)) == NULL) {202bus_release_resource(dev, SYS_RES_MEMORY, i, sc->memres);203device_printf(dev, "Cannot register PIC\n");204return (ENXIO);205}206207return (0);208}209210static device_method_t imx7gpc_methods[] = {211DEVMETHOD(device_probe, imx7gpc_probe),212DEVMETHOD(device_attach, imx7gpc_attach),213214/* Interrupt controller interface */215DEVMETHOD(pic_activate_intr, imx7gpc_activate_intr),216DEVMETHOD(pic_disable_intr, imx7gpc_disable_intr),217DEVMETHOD(pic_enable_intr, imx7gpc_enable_intr),218DEVMETHOD(pic_map_intr, imx7gpc_map_intr),219DEVMETHOD(pic_deactivate_intr, imx7gpc_deactivate_intr),220DEVMETHOD(pic_setup_intr, imx7gpc_setup_intr),221DEVMETHOD(pic_teardown_intr, imx7gpc_teardown_intr),222DEVMETHOD(pic_pre_ithread, imx7gpc_pre_ithread),223DEVMETHOD(pic_post_ithread, imx7gpc_post_ithread),224DEVMETHOD(pic_post_filter, imx7gpc_post_filter),225#ifdef SMP226DEVMETHOD(pic_bind_intr, imx7gpc_bind_intr),227#endif228229DEVMETHOD_END230};231232static driver_t imx7gpc_driver = {233"imx7gpc",234imx7gpc_methods,235sizeof(struct imx7gpc_softc),236};237238EARLY_DRIVER_MODULE(imx7gpc, ofwbus, imx7gpc_driver, 0, 0,239BUS_PASS_INTERRUPT + BUS_PASS_ORDER_MIDDLE);240EARLY_DRIVER_MODULE(imx7gpc, simplebus, imx7gpc_driver, 0, 0,241BUS_PASS_INTERRUPT + BUS_PASS_ORDER_MIDDLE);242243244