Path: blob/main/sys/contrib/dev/ath/ath_hal/ar9300/ar9300phy.h
48526 views
/*1* Copyright (c) 2013 Qualcomm Atheros, Inc.2*3* Permission to use, copy, modify, and/or distribute this software for any4* purpose with or without fee is hereby granted, provided that the above5* copyright notice and this permission notice appear in all copies.6*7* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES WITH8* REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY9* AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT,10* INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM11* LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR12* OTHER TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR13* PERFORMANCE OF THIS SOFTWARE.14*/15/*16* Copyright (c) 2002-2005 Atheros Communications, Inc.17* All Rights Reserved.18*19* Copyright (c) 2011 Qualcomm Atheros, Inc.20* All Rights Reserved.21* Qualcomm Atheros Confidential and Proprietary.22*23*/2425#ifndef _ATH_AR9300PHY_H_26#define _ATH_AR9300PHY_H_2728#include "osprey_reg_map.h"2930/*31* BB PHY register map32*/33#define AR_PHY_BASE offsetof(struct bb_reg_map, bb_chn_reg_map) /* base address of phy regs */34#define AR_PHY(_n) (AR_PHY_BASE + ((_n)<<2))3536/*37* Channel Register Map38*/39#define AR_CHAN_BASE offsetof(struct bb_reg_map, bb_chn_reg_map)40#define AR_CHAN_OFFSET(_x) (AR_CHAN_BASE + offsetof(struct chn_reg_map, _x))4142#define AR_PHY_TIMING1 AR_CHAN_OFFSET(BB_timing_controls_1)43#define AR_PHY_TIMING2 AR_CHAN_OFFSET(BB_timing_controls_2)44#define AR_PHY_TIMING3 AR_CHAN_OFFSET(BB_timing_controls_3)45#define AR_PHY_TIMING4 AR_CHAN_OFFSET(BB_timing_control_4)46#define AR_PHY_TIMING5 AR_CHAN_OFFSET(BB_timing_control_5)47#define AR_PHY_TIMING6 AR_CHAN_OFFSET(BB_timing_control_6)48#define AR_PHY_TIMING11 AR_CHAN_OFFSET(BB_timing_control_11)49#define AR_PHY_SPUR_REG AR_CHAN_OFFSET(BB_spur_mask_controls)50#define AR_PHY_RX_IQCAL_CORR_B0 AR_CHAN_OFFSET(BB_rx_iq_corr_b0)51#define AR_PHY_TX_IQCAL_CONTROL_3 AR_CHAN_OFFSET(BB_txiqcal_control_3)5253/* BB_timing_control_11 */54#define AR_PHY_TIMING11_SPUR_FREQ_SD 0x3FF0000055#define AR_PHY_TIMING11_SPUR_FREQ_SD_S 205657#define AR_PHY_TIMING11_SPUR_DELTA_PHASE 0x000FFFFF58#define AR_PHY_TIMING11_SPUR_DELTA_PHASE_S 05960#define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC 0x4000000061#define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_AGC_S 306263#define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR 0x8000000064#define AR_PHY_TIMING11_USE_SPUR_FILTER_IN_SELFCOR_S 316566/* BB_spur_mask_controls */67#define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT 0x400000068#define AR_PHY_SPUR_REG_ENABLE_NF_RSSI_SPUR_MIT_S 266970#define AR_PHY_SPUR_REG_ENABLE_MASK_PPM 0x20000 /* bins move with freq offset */71#define AR_PHY_SPUR_REG_ENABLE_MASK_PPM_S 1772#define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH 0x000000FF73#define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_S 074#define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI 0x0000010075#define AR_PHY_SPUR_REG_EN_VIT_SPUR_RSSI_S 876#define AR_PHY_SPUR_REG_MASK_RATE_CNTL 0x03FC000077#define AR_PHY_SPUR_REG_MASK_RATE_CNTL_S 187879/* BB_rx_iq_corr_b0 */80#define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN 0x2000000081#define AR_PHY_RX_IQCAL_CORR_B0_LOOPBACK_IQCORR_EN_S 2982/* BB_txiqcal_control_3 */83#define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN 0x8000000084#define AR_PHY_TX_IQCAL_CONTROL_3_IQCORR_EN_S 318586#if 087/* enable vit puncture per rate, 8 bits, lsb is low rate */88#define AR_PHY_SPUR_REG_MASK_RATE_CNTL (0xFF << 18)89#define AR_PHY_SPUR_REG_MASK_RATE_CNTL_S 1890#define AR_PHY_SPUR_REG_ENABLE_MASK_PPM 0x20000 /* bins move with freq offset */91#define AR_PHY_SPUR_REG_MASK_RATE_SELECT (0xFF << 9) /* use mask1 or mask2, one per rate */92#define AR_PHY_SPUR_REG_MASK_RATE_SELECT_S 993#define AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI 0x10094#define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH 0x7F95#define AR_PHY_SPUR_REG_SPUR_RSSI_THRESH_S 096#endif9798#define AR_PHY_FIND_SIG_LOW AR_CHAN_OFFSET(BB_find_signal_low)99#define AR_PHY_SFCORR AR_CHAN_OFFSET(BB_sfcorr)100#if 0101#define AR_PHY_SFCORR_M2COUNT_THR 0x0000001F102#define AR_PHY_SFCORR_M2COUNT_THR_S 0103#define AR_PHY_SFCORR_M1_THRESH 0x00FE0000104#define AR_PHY_SFCORR_M1_THRESH_S 17105#define AR_PHY_SFCORR_M2_THRESH 0x7F000000106#define AR_PHY_SFCORR_M2_THRESH_S 24107#endif108109#define AR_PHY_SFCORR_LOW AR_CHAN_OFFSET(BB_self_corr_low)110#define AR_PHY_SFCORR_EXT AR_CHAN_OFFSET(BB_ext_chan_scorr_thr)111#if 0112#define AR_PHY_SFCORR_EXT_M1_THRESH 0x0000007F // [06:00]113#define AR_PHY_SFCORR_EXT_M1_THRESH_S 0114#define AR_PHY_SFCORR_EXT_M2_THRESH 0x00003F80 // [13:07]115#define AR_PHY_SFCORR_EXT_M2_THRESH_S 7116#define AR_PHY_SFCORR_EXT_M1_THRESH_LOW 0x001FC000 // [20:14]117#define AR_PHY_SFCORR_EXT_M1_THRESH_LOW_S 14118#define AR_PHY_SFCORR_EXT_M2_THRESH_LOW 0x0FE00000 // [27:21]119#define AR_PHY_SFCORR_EXT_M2_THRESH_LOW_S 21120#define AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S 28121#endif122123#define AR_PHY_EXT_CCA AR_CHAN_OFFSET(BB_ext_chan_pwr_thr_2_b0)124#define AR_PHY_RADAR_0 AR_CHAN_OFFSET(BB_radar_detection) /* radar detection settings */125#define AR_PHY_RADAR_1 AR_CHAN_OFFSET(BB_radar_detection_2)126#define AR_PHY_RADAR_1_CF_BIN_THRESH 0x07000000127#define AR_PHY_RADAR_1_CF_BIN_THRESH_S 24128#define AR_PHY_RADAR_EXT AR_CHAN_OFFSET(BB_extension_radar) /* extension channel radar settings */129#define AR_PHY_MULTICHAIN_CTRL AR_CHAN_OFFSET(BB_multichain_control)130#define AR_PHY_PERCHAIN_CSD AR_CHAN_OFFSET(BB_per_chain_csd)131132#define AR_PHY_TX_PHASE_RAMP_0 AR_CHAN_OFFSET(BB_tx_phase_ramp_b0)133#define AR_PHY_ADC_GAIN_DC_CORR_0 AR_CHAN_OFFSET(BB_adc_gain_dc_corr_b0)134#define AR_PHY_IQ_ADC_MEAS_0_B0 AR_CHAN_OFFSET(BB_iq_adc_meas_0_b0)135#define AR_PHY_IQ_ADC_MEAS_1_B0 AR_CHAN_OFFSET(BB_iq_adc_meas_1_b0)136#define AR_PHY_IQ_ADC_MEAS_2_B0 AR_CHAN_OFFSET(BB_iq_adc_meas_2_b0)137#define AR_PHY_IQ_ADC_MEAS_3_B0 AR_CHAN_OFFSET(BB_iq_adc_meas_3_b0)138139#define AR_PHY_TX_IQ_CORR_0 AR_CHAN_OFFSET(BB_tx_iq_corr_b0)140#define AR_PHY_TX_CRC AR_CHAN_OFFSET(BB_tx_crc)141#define AR_PHY_TST_DAC_CONST AR_CHAN_OFFSET(BB_tstdac_constant)142#define AR_PHY_SPUR_REPORT_0 AR_CHAN_OFFSET(BB_spur_report_b0)143#define AR_PHY_CHAN_INFO_TAB_0 AR_CHAN_OFFSET(BB_chan_info_chan_tab_b0)144145146/*147* Channel Field Definitions148*/149/* BB_timing_controls_2 */150#define AR_PHY_TIMING2_USE_FORCE_PPM 0x00001000151#define AR_PHY_TIMING2_FORCE_PPM_VAL 0x00000fff152#define AR_PHY_TIMING2_HT_Fine_Timing_EN 0x80000000153#define AR_PHY_TIMING2_DC_OFFSET 0x08000000154#define AR_PHY_TIMING2_DC_OFFSET_S 27155156/* BB_timing_controls_3 */157#define AR_PHY_TIMING3_DSC_MAN 0xFFFE0000158#define AR_PHY_TIMING3_DSC_MAN_S 17159#define AR_PHY_TIMING3_DSC_EXP 0x0001E000160#define AR_PHY_TIMING3_DSC_EXP_S 13161/* BB_timing_control_4 */162#define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX 0xF000 /* Mask for max number of samples (logarithmic) */163#define AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX_S 12 /* Shift for max number of samples */164#define AR_PHY_TIMING4_DO_CAL 0x10000 /* perform calibration */165#define AR_PHY_TIMING4_ENABLE_PILOT_MASK 0x10000000166#define AR_PHY_TIMING4_ENABLE_PILOT_MASK_S 28167#define AR_PHY_TIMING4_ENABLE_CHAN_MASK 0x20000000168#define AR_PHY_TIMING4_ENABLE_CHAN_MASK_S 29169170#define AR_PHY_TIMING4_ENABLE_SPUR_FILTER 0x40000000171#define AR_PHY_TIMING4_ENABLE_SPUR_FILTER_S 30172#define AR_PHY_TIMING4_ENABLE_SPUR_RSSI 0x80000000173#define AR_PHY_TIMING4_ENABLE_SPUR_RSSI_S 31174175/* BB_adc_gain_dc_corr_b0 */176#define AR_PHY_NEW_ADC_GAIN_CORR_ENABLE 0x40000000177#define AR_PHY_NEW_ADC_DC_OFFSET_CORR_ENABLE 0x80000000178/* BB_self_corr_low */179#define AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW 0x00000001180#define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW 0x00003F00181#define AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW_S 8182#define AR_PHY_SFCORR_LOW_M1_THRESH_LOW 0x001FC000183#define AR_PHY_SFCORR_LOW_M1_THRESH_LOW_S 14184#define AR_PHY_SFCORR_LOW_M2_THRESH_LOW 0x0FE00000185#define AR_PHY_SFCORR_LOW_M2_THRESH_LOW_S 21186/* BB_sfcorr */187#define AR_PHY_SFCORR_M2COUNT_THR 0x0000001F188#define AR_PHY_SFCORR_M2COUNT_THR_S 0189#define AR_PHY_SFCORR_M1_THRESH 0x00FE0000190#define AR_PHY_SFCORR_M1_THRESH_S 17191#define AR_PHY_SFCORR_M2_THRESH 0x7F000000192#define AR_PHY_SFCORR_M2_THRESH_S 24193/* BB_ext_chan_scorr_thr */194#define AR_PHY_SFCORR_EXT_M1_THRESH 0x0000007F // [06:00]195#define AR_PHY_SFCORR_EXT_M1_THRESH_S 0196#define AR_PHY_SFCORR_EXT_M2_THRESH 0x00003F80 // [13:07]197#define AR_PHY_SFCORR_EXT_M2_THRESH_S 7198#define AR_PHY_SFCORR_EXT_M1_THRESH_LOW 0x001FC000 // [20:14]199#define AR_PHY_SFCORR_EXT_M1_THRESH_LOW_S 14200#define AR_PHY_SFCORR_EXT_M2_THRESH_LOW 0x0FE00000 // [27:21]201#define AR_PHY_SFCORR_EXT_M2_THRESH_LOW_S 21202#define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD 0x10000000203#define AR_PHY_SFCORR_EXT_SPUR_SUBCHANNEL_SD_S 28204#define AR_PHY_SFCORR_SPUR_SUBCHNL_SD_S 28205/* BB_ext_chan_pwr_thr_2_b0 */206#define AR_PHY_EXT_CCA_THRESH62 0x007F0000207#define AR_PHY_EXT_CCA_THRESH62_S 16208#define AR_PHY_EXT_MINCCA_PWR 0x01FF0000209#define AR_PHY_EXT_MINCCA_PWR_S 16210#define AR_PHY_EXT_CYCPWR_THR1 0x0000FE00L // [15:09]211#define AR_PHY_EXT_CYCPWR_THR1_S 9212/* BB_timing_control_5 */213#define AR_PHY_TIMING5_CYCPWR_THR1 0x000000FE214#define AR_PHY_TIMING5_CYCPWR_THR1_S 1215#define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE 0x00000001216#define AR_PHY_TIMING5_CYCPWR_THR1_ENABLE_S 0217#define AR_PHY_TIMING5_CYCPWR_THR1A 0x007F0000218#define AR_PHY_TIMING5_CYCPWR_THR1A_S 16219#define AR_PHY_TIMING5_RSSI_THR1A (0x7F << 16)220#define AR_PHY_TIMING5_RSSI_THR1A_S 16221#define AR_PHY_TIMING5_RSSI_THR1A_ENA (0x1 << 15)222/* BB_radar_detection) */223#define AR_PHY_RADAR_0_ENA 0x00000001 /* Enable radar detection */224#define AR_PHY_RADAR_0_ENA_S 0225#define AR_PHY_RADAR_0_FFT_ENA 0x80000000 /* Enable FFT data */226#define AR_PHY_RADAR_0_INBAND 0x0000003e /* Inband pulse threshold */227#define AR_PHY_RADAR_0_INBAND_S 1228#define AR_PHY_RADAR_0_PRSSI 0x00000FC0 /* Pulse rssi threshold */229#define AR_PHY_RADAR_0_PRSSI_S 6230#define AR_PHY_RADAR_0_HEIGHT 0x0003F000 /* Pulse height threshold */231#define AR_PHY_RADAR_0_HEIGHT_S 12232#define AR_PHY_RADAR_0_RRSSI 0x00FC0000 /* Radar rssi threshold */233#define AR_PHY_RADAR_0_RRSSI_S 18234#define AR_PHY_RADAR_0_FIRPWR 0x7F000000 /* Radar firpwr threshold */235#define AR_PHY_RADAR_0_FIRPWR_S 24236/* BB_radar_detection_2 */237#define AR_PHY_RADAR_1_RELPWR_ENA 0x00800000 /* enable to check radar relative power */238#define AR_PHY_RADAR_1_USE_FIR128 0x00400000 /* enable to use the average inband power239* measured over 128 cycles240*/241#define AR_PHY_RADAR_1_RELPWR_THRESH 0x003F0000 /* relative pwr thresh */242#define AR_PHY_RADAR_1_RELPWR_THRESH_S 16243#define AR_PHY_RADAR_1_BLOCK_CHECK 0x00008000 /* Enable to block radar check if weak OFDM244* sig or pkt is immediately after tx to rx245* transition246*/247#define AR_PHY_RADAR_1_MAX_RRSSI 0x00004000 /* Enable to use max rssi */248#define AR_PHY_RADAR_1_RELSTEP_CHECK 0x00002000 /* Enable to use pulse relative step check */249#define AR_PHY_RADAR_1_RELSTEP_THRESH 0x00001F00 /* Pulse relative step threshold */250#define AR_PHY_RADAR_1_RELSTEP_THRESH_S 8251#define AR_PHY_RADAR_1_MAXLEN 0x000000FF /* Max length of radar pulse */252#define AR_PHY_RADAR_1_MAXLEN_S 0253/* BB_extension_radar */254#define AR_PHY_RADAR_EXT_ENA 0x00004000 /* Enable extension channel radar detection */255#define AR_PHY_RADAR_DC_PWR_THRESH 0x007f8000256#define AR_PHY_RADAR_DC_PWR_THRESH_S 15257#define AR_PHY_RADAR_LB_DC_CAP 0x7f800000258#define AR_PHY_RADAR_LB_DC_CAP_S 23259/* per chain csd*/260#define AR_PHY_PERCHAIN_CSD_chn1_2chains 0x0000001f261#define AR_PHY_PERCHAIN_CSD_chn1_2chains_S 0262#define AR_PHY_PERCHAIN_CSD_chn1_3chains 0x000003e0263#define AR_PHY_PERCHAIN_CSD_chn1_3chains_S 5264#define AR_PHY_PERCHAIN_CSD_chn2_3chains 0x00007c00265#define AR_PHY_PERCHAIN_CSD_chn2_3chains_S 10266/* BB_find_signal_low */267#define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW (0x3f << 6)268#define AR_PHY_FIND_SIG_LOW_FIRSTEP_LOW_S 6269#define AR_PHY_FIND_SIG_LOW_FIRPWR (0x7f << 12)270#define AR_PHY_FIND_SIG_LOW_FIRPWR_S 12271#define AR_PHY_FIND_SIG_LOW_FIRPWR_SIGN_BIT 19272#define AR_PHY_FIND_SIG_LOW_RELSTEP 0x1f273#define AR_PHY_FIND_SIG_LOW_RELSTEP_S 0274#define AR_PHY_FIND_SIG_LOW_RELSTEP_SIGN_BIT 5275/* BB_chan_info_chan_tab_b* */276#define AR_PHY_CHAN_INFO_TAB_S2_READ 0x00000008277#define AR_PHY_CHAN_INFO_TAB_S2_READ_S 3278/* BB_rx_iq_corr_b* */279#define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF 0x0000007F /* Mask for kcos_theta-1 for q correction */280#define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_Q_COFF_S 0 /* shift for Q_COFF */281#define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF 0x00003F80 /* Mask for sin_theta for i correction */282#define AR_PHY_RX_IQCAL_CORR_IQCORR_Q_I_COFF_S 7 /* Shift for sin_theta for i correction */283#define AR_PHY_RX_IQCAL_CORR_IQCORR_ENABLE 0x00004000 /* enable IQ correction */284#define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF 0x003f8000285#define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_Q_COFF_S 15286#define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF 0x1fc00000287#define AR_PHY_RX_IQCAL_CORR_LOOPBACK_IQCORR_Q_I_COFF_S 22288289/*290* MRC Register Map291*/292#define AR_MRC_BASE offsetof(struct bb_reg_map, bb_mrc_reg_map)293#define AR_MRC_OFFSET(_x) (AR_MRC_BASE + offsetof(struct mrc_reg_map, _x))294295#define AR_PHY_TIMING_3A AR_MRC_OFFSET(BB_timing_control_3a)296#define AR_PHY_LDPC_CNTL1 AR_MRC_OFFSET(BB_ldpc_cntl1)297#define AR_PHY_LDPC_CNTL2 AR_MRC_OFFSET(BB_ldpc_cntl2)298#define AR_PHY_PILOT_SPUR_MASK AR_MRC_OFFSET(BB_pilot_spur_mask)299#define AR_PHY_CHAN_SPUR_MASK AR_MRC_OFFSET(BB_chan_spur_mask)300#define AR_PHY_SGI_DELTA AR_MRC_OFFSET(BB_short_gi_delta_slope)301#define AR_PHY_ML_CNTL_1 AR_MRC_OFFSET(BB_ml_cntl1)302#define AR_PHY_ML_CNTL_2 AR_MRC_OFFSET(BB_ml_cntl2)303#define AR_PHY_TST_ADC AR_MRC_OFFSET(BB_tstadc)304305/* BB_pilot_spur_mask fields */306#define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A 0x00000FE0307#define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_IDX_A_S 5308#define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A 0x1F309#define AR_PHY_PILOT_SPUR_MASK_CF_PILOT_MASK_A_S 0310311/* BB_chan_spur_mask fields */312#define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A 0x00000FE0313#define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_IDX_A_S 5314#define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A 0x1F315#define AR_PHY_CHAN_SPUR_MASK_CF_CHAN_MASK_A_S 0316317/*318* MRC Feild Definitions319*/320#define AR_PHY_SGI_DSC_MAN 0x0007FFF0321#define AR_PHY_SGI_DSC_MAN_S 4322#define AR_PHY_SGI_DSC_EXP 0x0000000F323#define AR_PHY_SGI_DSC_EXP_S 0324/*325* BBB Register Map326*/327#define AR_BBB_BASE offsetof(struct bb_reg_map, bb_bbb_reg_map)328#define AR_BBB_OFFSET(_x) (AR_BBB_BASE + offsetof(struct bbb_reg_map, _x))329330#define AR_PHY_BBB_RX_CTRL(_i) AR_BBB_OFFSET(BB_bbb_rx_ctrl_##_i)331332/*333* AGC Register Map334*/335#define AR_AGC_BASE offsetof(struct bb_reg_map, bb_agc_reg_map)336#define AR_AGC_OFFSET(_x) (AR_AGC_BASE + offsetof(struct agc_reg_map, _x))337338#define AR_PHY_SETTLING AR_AGC_OFFSET(BB_settling_time)339#define AR_PHY_FORCEMAX_GAINS_0 AR_AGC_OFFSET(BB_gain_force_max_gains_b0)340#define AR_PHY_GAINS_MINOFF0 AR_AGC_OFFSET(BB_gains_min_offsets_b0)341#define AR_PHY_DESIRED_SZ AR_AGC_OFFSET(BB_desired_sigsize)342#define AR_PHY_FIND_SIG AR_AGC_OFFSET(BB_find_signal)343#define AR_PHY_AGC AR_AGC_OFFSET(BB_agc)344#define AR_PHY_EXT_ATTEN_CTL_0 AR_AGC_OFFSET(BB_ext_atten_switch_ctl_b0)345#define AR_PHY_CCA_0 AR_AGC_OFFSET(BB_cca_b0)346#define AR_PHY_EXT_CCA0 AR_AGC_OFFSET(BB_cca_ctrl_2_b0)347#define AR_PHY_RESTART AR_AGC_OFFSET(BB_restart)348#define AR_PHY_MC_GAIN_CTRL AR_AGC_OFFSET(BB_multichain_gain_ctrl)349#define AR_PHY_EXTCHN_PWRTHR1 AR_AGC_OFFSET(BB_ext_chan_pwr_thr_1)350#define AR_PHY_EXT_CHN_WIN AR_AGC_OFFSET(BB_ext_chan_detect_win)351#define AR_PHY_20_40_DET_THR AR_AGC_OFFSET(BB_pwr_thr_20_40_det)352#define AR_PHY_RIFS_SRCH AR_AGC_OFFSET(BB_rifs_srch)353#define AR_PHY_PEAK_DET_CTRL_1 AR_AGC_OFFSET(BB_peak_det_ctrl_1)354355#define AR_PHY_PEAK_DET_ENABLE 0x00000002356357#define AR_PHY_PEAK_DET_CTRL_2 AR_AGC_OFFSET(BB_peak_det_ctrl_2)358#define AR_PHY_RX_GAIN_BOUNDS_1 AR_AGC_OFFSET(BB_rx_gain_bounds_1)359#define AR_PHY_RX_GAIN_BOUNDS_2 AR_AGC_OFFSET(BB_rx_gain_bounds_2)360#define AR_PHY_RSSI_0 AR_AGC_OFFSET(BB_rssi_b0)361#define AR_PHY_SPUR_CCK_REP0 AR_AGC_OFFSET(BB_spur_est_cck_report_b0)362#define AR_PHY_CCK_DETECT AR_AGC_OFFSET(BB_bbb_sig_detect)363#define AR_PHY_DAG_CTRLCCK AR_AGC_OFFSET(BB_bbb_dagc_ctrl)364#define AR_PHY_IQCORR_CTRL_CCK AR_AGC_OFFSET(BB_iqcorr_ctrl_cck)365#define AR_PHY_DIG_DC_STATUS_I_B0 AR_AGC_OFFSET(BB_agc_dig_dc_status_i_b0)366#define AR_PHY_DIG_DC_STATUS_Q_B0 AR_AGC_OFFSET(BB_agc_dig_dc_status_q_b0)367#define AR_PHY_DIG_DC_C1_RES 0x000001ff368#define AR_PHY_DIG_DC_C1_RES_S 0369#define AR_PHY_DIG_DC_C2_RES 0x0003fe00370#define AR_PHY_DIG_DC_C2_RES_S 9371#define AR_PHY_DIG_DC_C3_RES 0x07fc0000372#define AR_PHY_DIG_DC_C3_RES_S 18373374#define AR_PHY_CCK_SPUR_MIT AR_AGC_OFFSET(BB_cck_spur_mit)375#define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR 0x000001fe376#define AR_PHY_CCK_SPUR_MIT_SPUR_RSSI_THR_S 1377#define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE 0x60000000378#define AR_PHY_CCK_SPUR_MIT_SPUR_FILTER_TYPE_S 29379#define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT 0x00000001380#define AR_PHY_CCK_SPUR_MIT_USE_CCK_SPUR_MIT_S 0381#define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ 0x1ffffe00382#define AR_PHY_CCK_SPUR_MIT_CCK_SPUR_FREQ_S 9383384#define AR_PHY_MRC_CCK_CTRL AR_AGC_OFFSET(BB_mrc_cck_ctrl)385#define AR_PHY_MRC_CCK_ENABLE 0x00000001386#define AR_PHY_MRC_CCK_ENABLE_S 0387#define AR_PHY_MRC_CCK_MUX_REG 0x00000002388#define AR_PHY_MRC_CCK_MUX_REG_S 1389390#define AR_PHY_RX_OCGAIN AR_AGC_OFFSET(BB_rx_ocgain)391392#define AR_PHY_CCA_NOM_VAL_OSPREY_2GHZ -110393#define AR_PHY_CCA_NOM_VAL_OSPREY_5GHZ -115394#define AR_PHY_CCA_MIN_GOOD_VAL_OSPREY_2GHZ -125395#define AR_PHY_CCA_MIN_GOOD_VAL_OSPREY_5GHZ -125396#define AR_PHY_CCA_MAX_GOOD_VAL_OSPREY_2GHZ -95397#define AR_PHY_CCA_MAX_GOOD_VAL_OSPREY_5GHZ -100398#define AR_PHY_CCA_NOM_VAL_PEACOCK_5GHZ -105399400#define AR_PHY_CCA_NOM_VAL_JUPITER_2GHZ -127401#define AR_PHY_CCA_MIN_GOOD_VAL_JUPITER_2GHZ -127402#define AR_PHY_CCA_NOM_VAL_JUPITER_5GHZ -127403#define AR_PHY_CCA_MIN_GOOD_VAL_JUPITER_5GHZ -127404405#define AR_PHY_BT_COEX_4 AR_AGC_OFFSET(BB_bt_coex_4)406#define AR_PHY_BT_COEX_5 AR_AGC_OFFSET(BB_bt_coex_5)407408/*409* Noise floor readings at least CW_INT_DELTA above the nominal NF410* indicate that CW interference is present.411*/412#define AR_PHY_CCA_CW_INT_DELTA 30413414/*415* AGC Field Definitions416*/417/* BB_ext_atten_switch_ctl_b0 */418#define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN 0x00FC0000419#define AR_PHY_EXT_ATTEN_CTL_RXTX_MARGIN_S 18420#define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN 0x00003C00421#define AR_PHY_EXT_ATTEN_CTL_BSW_MARGIN_S 10422#define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN 0x0000001F423#define AR_PHY_EXT_ATTEN_CTL_BSW_ATTEN_S 0424#define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN 0x003E0000425#define AR_PHY_EXT_ATTEN_CTL_XATTEN2_MARGIN_S 17426#define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN 0x0001F000427#define AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN_S 12428#define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB 0x00000FC0429#define AR_PHY_EXT_ATTEN_CTL_XATTEN2_DB_S 6430#define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB 0x0000003F431#define AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB_S 0432/* BB_gain_force_max_gains_b0 */433#define AR_PHY_RXGAIN_TXRX_ATTEN 0x0003F000434#define AR_PHY_RXGAIN_TXRX_ATTEN_S 12435#define AR_PHY_RXGAIN_TXRX_RF_MAX 0x007C0000436#define AR_PHY_RXGAIN_TXRX_RF_MAX_S 18437#define AR9280_PHY_RXGAIN_TXRX_ATTEN 0x00003F80438#define AR9280_PHY_RXGAIN_TXRX_ATTEN_S 7439#define AR9280_PHY_RXGAIN_TXRX_MARGIN 0x001FC000440#define AR9280_PHY_RXGAIN_TXRX_MARGIN_S 14441/* BB_settling_time */442#define AR_PHY_SETTLING_SWITCH 0x00003F80443#define AR_PHY_SETTLING_SWITCH_S 7444/* BB_desired_sigsize */445#define AR_PHY_DESIRED_SZ_ADC 0x000000FF446#define AR_PHY_DESIRED_SZ_ADC_S 0447#define AR_PHY_DESIRED_SZ_PGA 0x0000FF00448#define AR_PHY_DESIRED_SZ_PGA_S 8449#define AR_PHY_DESIRED_SZ_TOT_DES 0x0FF00000450#define AR_PHY_DESIRED_SZ_TOT_DES_S 20451/* BB_cca_b0 */452#define AR_PHY_MINCCA_PWR 0x1FF00000453#define AR_PHY_MINCCA_PWR_S 20454#define AR_PHY_CCA_THRESH62 0x0007F000455#define AR_PHY_CCA_THRESH62_S 12456#define AR9280_PHY_MINCCA_PWR 0x1FF00000457#define AR9280_PHY_MINCCA_PWR_S 20458#define AR9280_PHY_CCA_THRESH62 0x000FF000459#define AR9280_PHY_CCA_THRESH62_S 12460/* BB_cca_ctrl_2_b0 */461#define AR_PHY_EXT_CCA0_THRESH62 0x000000FF462#define AR_PHY_EXT_CCA0_THRESH62_S 0463/* BB_bbb_sig_detect */464#define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK 0x0000003F465#define AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK_S 0466#define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME 0x00001FC0 // [12:6] settling time for antenna switch467#define AR_PHY_CCK_DETECT_ANT_SWITCH_TIME_S 6468#define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV 0x2000469#define AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV_S 13470471/* BB_bbb_dagc_ctrl */472#define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR 0x00000200473#define AR_PHY_DAG_CTRLCCK_EN_RSSI_THR_S 9474#define AR_PHY_DAG_CTRLCCK_RSSI_THR 0x0001FC00475#define AR_PHY_DAG_CTRLCCK_RSSI_THR_S 10476477/* BB_rifs_srch */478#define AR_PHY_RIFS_INIT_DELAY 0x3ff0000479480/*B_tpc_7*/481#define AR_PHY_TPC_7_TX_GAIN_TABLE_MAX 0x3f482#define AR_PHY_TPC_7_TX_GAIN_TABLE_MAX_S (0)483484/* BB_agc */485#define AR_PHY_AGC_QUICK_DROP_S (22)486#define AR_PHY_AGC_QUICK_DROP (0xf << AR_PHY_AGC_QUICK_DROP_S)487#define AR_PHY_AGC_COARSE_LOW 0x00007F80488#define AR_PHY_AGC_COARSE_LOW_S 7489#define AR_PHY_AGC_COARSE_HIGH 0x003F8000490#define AR_PHY_AGC_COARSE_HIGH_S 15491#define AR_PHY_AGC_COARSE_PWR_CONST 0x0000007F492#define AR_PHY_AGC_COARSE_PWR_CONST_S 0493/* BB_find_signal */494#define AR_PHY_FIND_SIG_FIRSTEP 0x0003F000495#define AR_PHY_FIND_SIG_FIRSTEP_S 12496#define AR_PHY_FIND_SIG_FIRPWR 0x03FC0000497#define AR_PHY_FIND_SIG_FIRPWR_S 18498#define AR_PHY_FIND_SIG_FIRPWR_SIGN_BIT 25499#define AR_PHY_FIND_SIG_RELPWR (0x1f << 6)500#define AR_PHY_FIND_SIG_RELPWR_S 6501#define AR_PHY_FIND_SIG_RELPWR_SIGN_BIT 11502#define AR_PHY_FIND_SIG_RELSTEP 0x1f503#define AR_PHY_FIND_SIG_RELSTEP_S 0504#define AR_PHY_FIND_SIG_RELSTEP_SIGN_BIT 5505/* BB_restart */506#define AR_PHY_RESTART_DIV_GC 0x001C0000 /* bb_ant_fast_div_gc_limit */507#define AR_PHY_RESTART_DIV_GC_S 18508#define AR_PHY_RESTART_ENA 0x01 /* enable restart */509#define AR_PHY_DC_RESTART_DIS 0x40000000 /* disable DC restart */510511#define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON 0xFF000000 //Mask BIT[31:24]512#define AR_PHY_TPC_OLPC_GAIN_DELTA_PAL_ON_S 24513#define AR_PHY_TPC_OLPC_GAIN_DELTA 0x00FF0000 //Mask BIT[23:16]514#define AR_PHY_TPC_OLPC_GAIN_DELTA_S 16515516#define AR_PHY_TPC_6_ERROR_EST_MODE 0x03000000 //Mask BIT[25:24]517#define AR_PHY_TPC_6_ERROR_EST_MODE_S 24518519/*520* SM Register Map521*/522#define AR_SM_BASE offsetof(struct bb_reg_map, bb_sm_reg_map)523#define AR_SM_OFFSET(_x) (AR_SM_BASE + offsetof(struct sm_reg_map, _x))524525#define AR_PHY_D2_CHIP_ID AR_SM_OFFSET(BB_D2_chip_id)526#define AR_PHY_GEN_CTRL AR_SM_OFFSET(BB_gen_controls)527#define AR_PHY_MODE AR_SM_OFFSET(BB_modes_select)528#define AR_PHY_ACTIVE AR_SM_OFFSET(BB_active)529#define AR_PHY_SPUR_MASK_A AR_SM_OFFSET(BB_vit_spur_mask_A)530#define AR_PHY_SPUR_MASK_B AR_SM_OFFSET(BB_vit_spur_mask_B)531#define AR_PHY_SPECTRAL_SCAN AR_SM_OFFSET(BB_spectral_scan)532#define AR_PHY_RADAR_BW_FILTER AR_SM_OFFSET(BB_radar_bw_filter)533#define AR_PHY_SEARCH_START_DELAY AR_SM_OFFSET(BB_search_start_delay)534#define AR_PHY_MAX_RX_LEN AR_SM_OFFSET(BB_max_rx_length)535#define AR_PHY_FRAME_CTL AR_SM_OFFSET(BB_frame_control)536#define AR_PHY_RFBUS_REQ AR_SM_OFFSET(BB_rfbus_request)537#define AR_PHY_RFBUS_GRANT AR_SM_OFFSET(BB_rfbus_grant)538#define AR_PHY_RIFS AR_SM_OFFSET(BB_rifs)539#define AR_PHY_RX_CLR_DELAY AR_SM_OFFSET(BB_rx_clear_delay)540#define AR_PHY_RX_DELAY AR_SM_OFFSET(BB_analog_power_on_time)541#define AR_PHY_BB_POWERTX_RATE9 AR_SM_OFFSET(BB_powertx_rate9)542#define AR_PHY_TPC_7 AR_SM_OFFSET(BB_tpc_7)543#define AR_PHY_CL_MAP_0_B0 AR_SM_OFFSET(BB_cl_map_0_b0)544#define AR_PHY_CL_MAP_1_B0 AR_SM_OFFSET(BB_cl_map_1_b0)545#define AR_PHY_CL_MAP_2_B0 AR_SM_OFFSET(BB_cl_map_2_b0)546#define AR_PHY_CL_MAP_3_B0 AR_SM_OFFSET(BB_cl_map_3_b0)547548#define AR_PHY_RF_CTL(_i) AR_SM_OFFSET(BB_tx_timing_##_i)549550#define AR_PHY_XPA_TIMING_CTL AR_SM_OFFSET(BB_xpa_timing_control)551#define AR_PHY_MISC_PA_CTL AR_SM_OFFSET(BB_misc_pa_control)552#define AR_PHY_SWITCH_CHAIN_0 AR_SM_OFFSET(BB_switch_table_chn_b0)553#define AR_PHY_SWITCH_COM AR_SM_OFFSET(BB_switch_table_com1)554#define AR_PHY_SWITCH_COM_2 AR_SM_OFFSET(BB_switch_table_com2)555#define AR_PHY_RX_CHAINMASK AR_SM_OFFSET(BB_multichain_enable)556#define AR_PHY_CAL_CHAINMASK AR_SM_OFFSET(BB_cal_chain_mask)557#define AR_PHY_AGC_CONTROL AR_SM_OFFSET(BB_agc_control)558#define AR_PHY_CALMODE AR_SM_OFFSET(BB_iq_adc_cal_mode)559#define AR_PHY_FCAL_1 AR_SM_OFFSET(BB_fcal_1)560#define AR_PHY_FCAL_2_0 AR_SM_OFFSET(BB_fcal_2_b0)561#define AR_PHY_DFT_TONE_CTL_0 AR_SM_OFFSET(BB_dft_tone_ctrl_b0)562#define AR_PHY_CL_CAL_CTL AR_SM_OFFSET(BB_cl_cal_ctrl)563#define AR_PHY_BBGAINMAP_0_1_0 AR_SM_OFFSET(BB_cl_bbgain_map_0_1_b0)564#define AR_PHY_BBGAINMAP_2_3_0 AR_SM_OFFSET(BB_cl_bbgain_map_2_3_b0)565#define AR_PHY_CL_TAB_0 AR_SM_OFFSET(BB_cl_tab_b0)566#define AR_PHY_SYNTH_CONTROL AR_SM_OFFSET(BB_synth_control)567#define AR_PHY_ADDAC_CLK_SEL AR_SM_OFFSET(BB_addac_clk_select)568#define AR_PHY_PLL_CTL AR_SM_OFFSET(BB_pll_cntl)569#define AR_PHY_ANALOG_SWAP AR_SM_OFFSET(BB_analog_swap)570#define AR_PHY_ADDAC_PARA_CTL AR_SM_OFFSET(BB_addac_parallel_control)571#define AR_PHY_XPA_CFG AR_SM_OFFSET(BB_force_analog)572#define AR_PHY_AIC_CTRL_0_B0_10 AR_SM_OFFSET(overlay_0xa580.Jupiter_10.BB_aic_ctrl_0_b0)573#define AR_PHY_AIC_CTRL_1_B0_10 AR_SM_OFFSET(overlay_0xa580.Jupiter_10.BB_aic_ctrl_1_b0)574#define AR_PHY_AIC_CTRL_2_B0_10 AR_SM_OFFSET(overlay_0xa580.Jupiter_10.BB_aic_ctrl_2_b0)575#define AR_PHY_AIC_CTRL_3_B0_10 AR_SM_OFFSET(overlay_0xa580.Jupiter_10.BB_aic_ctrl_3_b0)576#define AR_PHY_AIC_STAT_0_B0_10 AR_SM_OFFSET(overlay_0xa580.Jupiter_10.BB_aic_stat_0_b0)577#define AR_PHY_AIC_STAT_1_B0_10 AR_SM_OFFSET(overlay_0xa580.Jupiter_10.BB_aic_stat_1_b0)578#define AR_PHY_AIC_CTRL_0_B0_20 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_aic_ctrl_0_b0)579#define AR_PHY_AIC_CTRL_1_B0_20 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_aic_ctrl_1_b0)580#define AR_PHY_AIC_CTRL_2_B0_20 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_aic_ctrl_2_b0)581#define AR_PHY_AIC_CTRL_3_B0_20 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_aic_ctrl_3_b0)582#define AR_PHY_AIC_CTRL_4_B0_20 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_aic_ctrl_4_b0)583#define AR_PHY_AIC_STAT_0_B0_20 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_aic_stat_0_b0)584#define AR_PHY_AIC_STAT_1_B0_20 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_aic_stat_1_b0)585#define AR_PHY_AIC_STAT_2_B0_20 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_aic_stat_2_b0)586#define AR_PHY_AIC_CTRL_0_B1_10 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_10.BB_aic_ctrl_0_b1)587#define AR_PHY_AIC_CTRL_1_B1_10 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_10.BB_aic_ctrl_1_b1)588#define AR_PHY_AIC_STAT_0_B1_10 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_10.BB_aic_stat_0_b1)589#define AR_PHY_AIC_STAT_1_B1_10 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_10.BB_aic_stat_1_b1)590#define AR_PHY_AIC_CTRL_0_B1_20 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_20.BB_aic_ctrl_0_b1)591#define AR_PHY_AIC_CTRL_1_B1_20 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_20.BB_aic_ctrl_1_b1)592#define AR_PHY_AIC_CTRL_4_B1_20 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_20.BB_aic_ctrl_4_b1)593#define AR_PHY_AIC_STAT_0_B1_20 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_20.BB_aic_stat_0_b1)594#define AR_PHY_AIC_STAT_1_B1_20 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_20.BB_aic_stat_1_b1)595#define AR_PHY_AIC_STAT_2_B1_20 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_20.BB_aic_stat_2_b1)596#define AR_PHY_AIC_SRAM_ADDR_B0 AR_SM_OFFSET(BB_tables_intf_addr_b0)597#define AR_PHY_AIC_SRAM_DATA_B0 AR_SM_OFFSET(BB_tables_intf_data_b0)598#define AR_PHY_AIC_SRAM_ADDR_B1 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_10.BB_tables_intf_addr_b1)599#define AR_PHY_AIC_SRAM_DATA_B1 AR_SM1_OFFSET(overlay_0x4b0.Jupiter_10.BB_tables_intf_data_b1)600601602/* AIC fields */603#define AR_PHY_AIC_MON_ENABLE 0x80000000604#define AR_PHY_AIC_MON_ENABLE_S 31605#define AR_PHY_AIC_CAL_MAX_HOP_COUNT 0x7F000000606#define AR_PHY_AIC_CAL_MAX_HOP_COUNT_S 24607#define AR_PHY_AIC_CAL_MIN_VALID_COUNT 0x00FE0000608#define AR_PHY_AIC_CAL_MIN_VALID_COUNT_S 17609#define AR_PHY_AIC_F_WLAN 0x0001FC00610#define AR_PHY_AIC_F_WLAN_S 10611#define AR_PHY_AIC_CAL_CH_VALID_RESET 0x00000200612#define AR_PHY_AIC_CAL_CH_VALID_RESET_S 9613#define AR_PHY_AIC_CAL_ENABLE 0x00000100614#define AR_PHY_AIC_CAL_ENABLE_S 8615#define AR_PHY_AIC_BTTX_PWR_THR 0x000000FE616#define AR_PHY_AIC_BTTX_PWR_THR_S 1617#define AR_PHY_AIC_ENABLE 0x00000001618#define AR_PHY_AIC_ENABLE_S 0619#define AR_PHY_AIC_CAL_BT_REF_DELAY 0x78000000620#define AR_PHY_AIC_CAL_BT_REF_DELAY_S 27621#define AR_PHY_AIC_CAL_ROT_ATT_DB_EST_ISO 0x07000000622#define AR_PHY_AIC_CAL_ROT_ATT_DB_EST_ISO_S 24623#define AR_PHY_AIC_CAL_COM_ATT_DB_EST_ISO 0x00F00000624#define AR_PHY_AIC_CAL_COM_ATT_DB_EST_ISO_S 20625#define AR_PHY_AIC_BT_IDLE_CFG 0x00080000626#define AR_PHY_AIC_BT_IDLE_CFG_S 19627#define AR_PHY_AIC_STDBY_COND 0x00060000628#define AR_PHY_AIC_STDBY_COND_S 17629#define AR_PHY_AIC_STDBY_ROT_ATT_DB 0x0001F800630#define AR_PHY_AIC_STDBY_ROT_ATT_DB_S 11631#define AR_PHY_AIC_STDBY_COM_ATT_DB 0x00000700632#define AR_PHY_AIC_STDBY_COM_ATT_DB_S 8633#define AR_PHY_AIC_RSSI_MAX 0x000000F0634#define AR_PHY_AIC_RSSI_MAX_S 4635#define AR_PHY_AIC_RSSI_MIN 0x0000000F636#define AR_PHY_AIC_RSSI_MIN_S 0637#define AR_PHY_AIC_RADIO_DELAY 0x7F000000638#define AR_PHY_AIC_RADIO_DELAY_S 24639#define AR_PHY_AIC_CAL_STEP_SIZE_CORR 0x00F00000640#define AR_PHY_AIC_CAL_STEP_SIZE_CORR_S 20641#define AR_PHY_AIC_CAL_ROT_IDX_CORR 0x000F8000642#define AR_PHY_AIC_CAL_ROT_IDX_CORR_S 15643#define AR_PHY_AIC_CAL_CONV_CHECK_FACTOR 0x00006000644#define AR_PHY_AIC_CAL_CONV_CHECK_FACTOR_S 13645#define AR_PHY_AIC_ROT_IDX_COUNT_MAX 0x00001C00646#define AR_PHY_AIC_ROT_IDX_COUNT_MAX_S 10647#define AR_PHY_AIC_CAL_SYNTH_TOGGLE 0x00000200648#define AR_PHY_AIC_CAL_SYNTH_TOGGLE_S 9649#define AR_PHY_AIC_CAL_SYNTH_AFTER_BTRX 0x00000100650#define AR_PHY_AIC_CAL_SYNTH_AFTER_BTRX_S 8651#define AR_PHY_AIC_CAL_SYNTH_SETTLING 0x000000FF652#define AR_PHY_AIC_CAL_SYNTH_SETTLING_S 0653#define AR_PHY_AIC_MON_MAX_HOP_COUNT 0x0FE00000654#define AR_PHY_AIC_MON_MAX_HOP_COUNT_S 21655#define AR_PHY_AIC_MON_MIN_STALE_COUNT 0x001FC000656#define AR_PHY_AIC_MON_MIN_STALE_COUNT_S 14657#define AR_PHY_AIC_MON_PWR_EST_LONG 0x00002000658#define AR_PHY_AIC_MON_PWR_EST_LONG_S 13659#define AR_PHY_AIC_MON_PD_TALLY_SCALING 0x00001800660#define AR_PHY_AIC_MON_PD_TALLY_SCALING_S 11661#define AR_PHY_AIC_MON_PERF_THR 0x000007C0662#define AR_PHY_AIC_MON_PERF_THR_S 6663#define AR_PHY_AIC_CAL_COM_ATT_DB_FIXED 0x00000020664#define AR_PHY_AIC_CAL_COM_ATT_DB_FIXED_S 5665#define AR_PHY_AIC_CAL_TARGET_MAG_SETTING 0x00000018666#define AR_PHY_AIC_CAL_TARGET_MAG_SETTING_S 3667#define AR_PHY_AIC_CAL_PERF_CHECK_FACTOR 0x00000006668#define AR_PHY_AIC_CAL_PERF_CHECK_FACTOR_S 1669#define AR_PHY_AIC_CAL_PWR_EST_LONG 0x00000001670#define AR_PHY_AIC_CAL_PWR_EST_LONG_S 0671#define AR_PHY_AIC_MON_DONE 0x80000000672#define AR_PHY_AIC_MON_DONE_S 31673#define AR_PHY_AIC_MON_ACTIVE 0x40000000674#define AR_PHY_AIC_MON_ACTIVE_S 30675#define AR_PHY_AIC_MEAS_COUNT 0x3F000000676#define AR_PHY_AIC_MEAS_COUNT_S 24677#define AR_PHY_AIC_CAL_ANT_ISO_EST 0x00FC0000678#define AR_PHY_AIC_CAL_ANT_ISO_EST_S 18679#define AR_PHY_AIC_CAL_HOP_COUNT 0x0003F800680#define AR_PHY_AIC_CAL_HOP_COUNT_S 11681#define AR_PHY_AIC_CAL_VALID_COUNT 0x000007F0682#define AR_PHY_AIC_CAL_VALID_COUNT_S 4683#define AR_PHY_AIC_CAL_BT_TOO_WEAK_ERR 0x00000008684#define AR_PHY_AIC_CAL_BT_TOO_WEAK_ERR_S 3685#define AR_PHY_AIC_CAL_BT_TOO_STRONG_ERR 0x00000004686#define AR_PHY_AIC_CAL_BT_TOO_STRONG_ERR_S 2687#define AR_PHY_AIC_CAL_DONE 0x00000002688#define AR_PHY_AIC_CAL_DONE_S 1689#define AR_PHY_AIC_CAL_ACTIVE 0x00000001690#define AR_PHY_AIC_CAL_ACTIVE_S 0691#define AR_PHY_AIC_MEAS_MAG_MIN 0xFFC00000692#define AR_PHY_AIC_MEAS_MAG_MIN_S 22693#define AR_PHY_AIC_MON_STALE_COUNT 0x003F8000694#define AR_PHY_AIC_MON_STALE_COUNT_S 15695#define AR_PHY_AIC_MON_HOP_COUNT 0x00007F00696#define AR_PHY_AIC_MON_HOP_COUNT_S 8697#define AR_PHY_AIC_CAL_AIC_SM 0x000000F8698#define AR_PHY_AIC_CAL_AIC_SM_S 3699#define AR_PHY_AIC_SM 0x00000007700#define AR_PHY_AIC_SM_S 0701#define AR_PHY_AIC_SRAM_VALID 0x00000001702#define AR_PHY_AIC_SRAM_VALID_S 0703#define AR_PHY_AIC_SRAM_ROT_QUAD_ATT_DB 0x0000007E704#define AR_PHY_AIC_SRAM_ROT_QUAD_ATT_DB_S 1705#define AR_PHY_AIC_SRAM_VGA_QUAD_SIGN 0x00000080706#define AR_PHY_AIC_SRAM_VGA_QUAD_SIGN_S 7707#define AR_PHY_AIC_SRAM_ROT_DIR_ATT_DB 0x00003F00708#define AR_PHY_AIC_SRAM_ROT_DIR_ATT_DB_S 8709#define AR_PHY_AIC_SRAM_VGA_DIR_SIGN 0x00004000710#define AR_PHY_AIC_SRAM_VGA_DIR_SIGN_S 14711#define AR_PHY_AIC_SRAM_COM_ATT_6DB 0x00038000712#define AR_PHY_AIC_SRAM_COM_ATT_6DB_S 15713714#define AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW 3715#define AR_PHY_FRAME_CTL_CF_OVERLAP_WINDOW_S 0716717/* BB_cl_tab_bx */718#define AR_PHY_CL_TAB_CARR_LK_DC_ADD_I 0x07FF0000719#define AR_PHY_CL_TAB_CARR_LK_DC_ADD_I_S 16720#define AR_PHY_CL_TAB_CARR_LK_DC_ADD_Q 0x0000FFE0721#define AR_PHY_CL_TAB_CARR_LK_DC_ADD_Q_S 5722#define AR_PHY_CL_TAB_GAIN_MOD 0x0000001F723#define AR_PHY_CL_TAB_GAIN_MOD_S 0724725/* BB_vit_spur_mask_A fields */726#define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A 0x0001FC00727#define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_IDX_A_S 10728#define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A 0x3FF729#define AR_PHY_SPUR_MASK_A_CF_PUNC_MASK_A_S 0730731/* enable_flt_svd*/732#define AR_PHY_ENABLE_FLT_SVD 0x00001000733#define AR_PHY_ENABLE_FLT_SVD_S 12734735#define AR_PHY_TEST AR_SM_OFFSET(BB_test_controls)736737#define AR_PHY_TEST_BBB_OBS_SEL 0x780000738#define AR_PHY_TEST_BBB_OBS_SEL_S 19 /* bits 19 to 22 are cf_bbb_obs_sel*/739740#define AR_PHY_TEST_RX_OBS_SEL_BIT5_S 23741#define AR_PHY_TEST_RX_OBS_SEL_BIT5 (1 << AR_PHY_TEST_RX_OBS_SEL_BIT5_S)// This is bit 5 for cf_rx_obs_sel742743#define AR_PHY_TEST_CHAIN_SEL 0xC0000000744#define AR_PHY_TEST_CHAIN_SEL_S 30 /*bits 30 and 31 are tstdac_out_sel which selects which chain to drive out*/745746#define AR_PHY_TEST_CTL_STATUS AR_SM_OFFSET(BB_test_controls_status)747#define AR_PHY_TEST_CTL_TSTDAC_EN 0x1748#define AR_PHY_TEST_CTL_TSTDAC_EN_S 0 /*cf_tstdac_en, driver to tstdac bus, 0=disable, 1=enable*/749#define AR_PHY_TEST_CTL_TX_OBS_SEL 0x1C750#define AR_PHY_TEST_CTL_TX_OBS_SEL_S 2 /* cf_tx_obs_sel, bits 2:4*/751#define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL 0x60752#define AR_PHY_TEST_CTL_TX_OBS_MUX_SEL_S 5 /* cf_tx_obs_sel, bits 5:6, setting to 11 selects ADC*/753#define AR_PHY_TEST_CTL_TSTADC_EN 0x100754#define AR_PHY_TEST_CTL_TSTADC_EN_S 8 /*cf_tstadc_en, driver to tstadc bus, 0=disable, 1=enable*/755#define AR_PHY_TEST_CTL_RX_OBS_SEL 0x3C00756#define AR_PHY_TEST_CTL_RX_OBS_SEL_S 10 /* cf_tx_obs_sel, bits 10:13*/757#define AR_PHY_TEST_CTL_DEBUGPORT_SEL 0xe0000000758#define AR_PHY_TEST_CTL_DEBUGPORT_SEL_S 29759760761#define AR_PHY_TSTDAC AR_SM_OFFSET(BB_tstdac)762763#define AR_PHY_CHAN_STATUS AR_SM_OFFSET(BB_channel_status)764#define AR_PHY_CHAN_INFO_MEMORY AR_SM_OFFSET(BB_chaninfo_ctrl)765#define AR_PHY_CHNINFO_NOISEPWR AR_SM_OFFSET(BB_chan_info_noise_pwr)766#define AR_PHY_CHNINFO_GAINDIFF AR_SM_OFFSET(BB_chan_info_gain_diff)767#define AR_PHY_CHNINFO_FINETIM AR_SM_OFFSET(BB_chan_info_fine_timing)768#define AR_PHY_CHAN_INFO_GAIN_0 AR_SM_OFFSET(BB_chan_info_gain_b0)769#define AR_PHY_SCRAMBLER_SEED AR_SM_OFFSET(BB_scrambler_seed)770#define AR_PHY_CCK_TX_CTRL AR_SM_OFFSET(BB_bbb_tx_ctrl)771772#define AR_PHY_TX_FIR(_i) AR_SM_OFFSET(BB_bbb_txfir_##_i)773774#define AR_PHY_HEAVYCLIP_CTL AR_SM_OFFSET(BB_heavy_clip_ctrl)775#define AR_PHY_HEAVYCLIP_20 AR_SM_OFFSET(BB_heavy_clip_20)776#define AR_PHY_HEAVYCLIP_40 AR_SM_OFFSET(BB_heavy_clip_40)777#define AR_PHY_ILLEGAL_TXRATE AR_SM_OFFSET(BB_illegal_tx_rate)778779#define AR_PHY_POWER_TX_RATE(_i) AR_SM_OFFSET(BB_powertx_rate##_i)780781#define AR_PHY_PWRTX_MAX AR_SM_OFFSET(BB_powertx_max) /* TPC register */782#define AR_PHY_PWRTX_MAX_TPC_ENABLE 0x00000040783#define AR_PHY_POWER_TX_SUB AR_SM_OFFSET(BB_powertx_sub)784#define AR_PHY_PER_PACKET_POWERTX_MAX 0x00000040785#define AR_PHY_PER_PACKET_POWERTX_MAX_S 6786#define AR_PHY_POWER_TX_SUB_2_DISABLE 0xFFFFFFC0 /* 2 chain */787#define AR_PHY_POWER_TX_SUB_3_DISABLE 0xFFFFF000 /* 3 chain */788789#define AR_PHY_TPC(_i) AR_SM_OFFSET(BB_tpc_##_i) /* values 1-3, 7-10 and 12-15 */790#define AR_PHY_TPC_4_B0 AR_SM_OFFSET(BB_tpc_4_b0)791#define AR_PHY_TPC_5_B0 AR_SM_OFFSET(BB_tpc_5_b0)792#define AR_PHY_TPC_6_B0 AR_SM_OFFSET(BB_tpc_6_b0)793#define AR_PHY_TPC_18 AR_SM_OFFSET(BB_tpc_18)794#define AR_PHY_TPC_19 AR_SM_OFFSET(BB_tpc_19)795796#define AR_PHY_TX_FORCED_GAIN AR_SM_OFFSET(BB_tx_forced_gain)797798#define AR_PHY_PDADC_TAB_0 AR_SM_OFFSET(BB_pdadc_tab_b0)799800#define AR_PHY_RTT_CTRL AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_rtt_ctrl)801#define AR_PHY_RTT_TABLE_SW_INTF_B0 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_rtt_table_sw_intf_b0)802#define AR_PHY_RTT_TABLE_SW_INTF_1_B0 AR_SM_OFFSET(overlay_0xa580.Jupiter_20.BB_rtt_table_sw_intf_1_b0)803804#define AR_PHY_TX_IQCAL_CONTROL_0(_ah) \805(AR_SREV_POSEIDON(_ah) ? \806AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_txiqcal_control_0) : \807AR_SM_OFFSET(overlay_0xa580.Osprey.BB_txiqcal_control_0))808809#define AR_PHY_TX_IQCAL_CONTROL_1(_ah) \810(AR_SREV_POSEIDON(_ah) ? \811AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_txiqcal_control_1) : \812AR_SM_OFFSET(overlay_0xa580.Osprey.BB_txiqcal_control_1))813814#define AR_PHY_TX_IQCAL_START(_ah) \815(AR_SREV_POSEIDON(_ah) ? \816AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_txiqcal_control_0) : \817AR_SM_OFFSET(overlay_0xa580.Osprey.BB_txiqcal_start))818819#define AR_PHY_TX_IQCAL_STATUS_B0(_ah) \820(AR_SREV_POSEIDON(_ah) ? \821AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_txiqcal_status_b0) : \822AR_SM_OFFSET(overlay_0xa580.Osprey.BB_txiqcal_status_b0))823824#define AR_PHY_TX_IQCAL_CORR_COEFF_01_B0 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_txiq_corr_coeff_01_b0)825#define AR_PHY_TX_IQCAL_CORR_COEFF_23_B0 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_txiq_corr_coeff_23_b0)826#define AR_PHY_TX_IQCAL_CORR_COEFF_45_B0 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_txiq_corr_coeff_45_b0)827#define AR_PHY_TX_IQCAL_CORR_COEFF_67_B0 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_txiq_corr_coeff_67_b0)828829#define AR_PHY_TX_IQCAL_CORR_COEFF_01_B0_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_txiq_corr_coeff_01_b0)830#define AR_PHY_TX_IQCAL_CORR_COEFF_23_B0_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_txiq_corr_coeff_23_b0)831#define AR_PHY_TX_IQCAL_CORR_COEFF_45_B0_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_txiq_corr_coeff_45_b0)832#define AR_PHY_TX_IQCAL_CORR_COEFF_67_B0_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_txiq_corr_coeff_67_b0)833834#define AR_PHY_TXGAIN_TAB(_i) AR_SM_OFFSET(BB_tx_gain_tab_##_i) /* values 1-22 */835#define AR_PHY_TXGAIN_TAB_PAL(_i) AR_SM_OFFSET(BB_tx_gain_tab_pal_##_i) /* values 1-22 */836#define AR_PHY_PANIC_WD_STATUS AR_SM_OFFSET(BB_panic_watchdog_status)837#define AR_PHY_PANIC_WD_CTL_1 AR_SM_OFFSET(BB_panic_watchdog_ctrl_1)838#define AR_PHY_PANIC_WD_CTL_2 AR_SM_OFFSET(BB_panic_watchdog_ctrl_2)839#define AR_PHY_BT_CTL AR_SM_OFFSET(BB_bluetooth_cntl)840#define AR_PHY_ONLY_WARMRESET AR_SM_OFFSET(BB_phyonly_warm_reset)841#define AR_PHY_ONLY_CTL AR_SM_OFFSET(BB_phyonly_control)842#define AR_PHY_ECO_CTRL AR_SM_OFFSET(BB_eco_ctrl)843#define AR_PHY_BB_THERM_ADC_1 AR_SM_OFFSET(BB_therm_adc_1)844#define AR_PHY_BB_THERM_ADC_4 AR_SM_OFFSET(BB_therm_adc_4)845846#define AR_PHY_65NM(_field) offsetof(struct radio65_reg, _field)847#define AR_PHY_65NM_CH0_TXRF1 AR_PHY_65NM(ch0_TXRF1)848#define AR_PHY_65NM_CH0_TXRF2 AR_PHY_65NM(ch0_TXRF2)849#define AR_PHY_65NM_CH0_TXRF2_DB2G 0x07000000850#define AR_PHY_65NM_CH0_TXRF2_DB2G_S 24851#define AR_PHY_65NM_CH0_TXRF2_OB2G_CCK 0x00E00000852#define AR_PHY_65NM_CH0_TXRF2_OB2G_CCK_S 21853#define AR_PHY_65NM_CH0_TXRF2_OB2G_PSK 0x001C0000854#define AR_PHY_65NM_CH0_TXRF2_OB2G_PSK_S 18855#define AR_PHY_65NM_CH0_TXRF2_OB2G_QAM 0x00038000856#define AR_PHY_65NM_CH0_TXRF2_OB2G_QAM_S 15857#define AR_PHY_65NM_CH0_TXRF3 AR_PHY_65NM(ch0_TXRF3)858#define AR_PHY_65NM_CH0_TXRF3_CAPDIV2G 0x0000001E859#define AR_PHY_65NM_CH0_TXRF3_CAPDIV2G_S 1860#define AR_PHY_65NM_CH0_TXRF3_OLD_PAL_SPARE 0x00000001861#define AR_PHY_65NM_CH0_TXRF3_OLD_PAL_SPARE_S 0862#define AR_PHY_65NM_CH1_TXRF1 AR_PHY_65NM(ch1_TXRF1)863#define AR_PHY_65NM_CH1_TXRF2 AR_PHY_65NM(ch1_TXRF2)864#define AR_PHY_65NM_CH1_TXRF3 AR_PHY_65NM(ch1_TXRF3)865#define AR_PHY_65NM_CH2_TXRF1 AR_PHY_65NM(ch2_TXRF1)866#define AR_PHY_65NM_CH2_TXRF2 AR_PHY_65NM(ch2_TXRF2)867#define AR_PHY_65NM_CH2_TXRF3 AR_PHY_65NM(ch2_TXRF3)868869#define AR_PHY_65NM_CH0_SYNTH4 AR_PHY_65NM(ch0_SYNTH4)870#define AR_PHY_SYNTH4_LONG_SHIFT_SELECT 0x00000002871#define AR_PHY_SYNTH4_LONG_SHIFT_SELECT_S 1872#define AR_PHY_65NM_CH0_SYNTH7 AR_PHY_65NM(ch0_SYNTH7)873#define AR_PHY_65NM_CH0_BIAS1 AR_PHY_65NM(ch0_BIAS1)874#define AR_PHY_65NM_CH0_BIAS2 AR_PHY_65NM(ch0_BIAS2)875#define AR_PHY_65NM_CH0_BIAS4 AR_PHY_65NM(ch0_BIAS4)876#define AR_PHY_65NM_CH0_RXTX4 AR_PHY_65NM(ch0_RXTX4)877#define AR_PHY_65NM_CH0_SYNTH12 AR_PHY_65NM(ch0_SYNTH12)878#define AR_PHY_65NM_CH0_SYNTH12_VREFMUL3 0x00780000879#define AR_PHY_65NM_CH0_SYNTH12_VREFMUL3_S 19880#define AR_PHY_65NM_CH1_RXTX4 AR_PHY_65NM(ch1_RXTX4)881#define AR_PHY_65NM_CH2_RXTX4 AR_PHY_65NM(ch2_RXTX4)882#define AR_PHY_65NM_RXTX4_XLNA_BIAS 0xC0000000883#define AR_PHY_65NM_RXTX4_XLNA_BIAS_S 30884885#define AR_PHY_65NM_CH0_TOP AR_PHY_65NM(overlay_0x16180.Osprey.ch0_TOP)886#define AR_PHY_65NM_CH0_TOP_JUPITER AR_PHY_65NM(overlay_0x16180.Jupiter.ch0_TOP1)887#define AR_PHY_65NM_CH0_TOP_XPABIASLVL 0x00000300888#define AR_PHY_65NM_CH0_TOP_XPABIASLVL_S 8889#define AR_PHY_65NM_CH0_TOP2 AR_PHY_65NM(overlay_0x16180.Osprey.ch0_TOP2)890891#define AR_OSPREY_CH0_XTAL AR_PHY_65NM(overlay_0x16180.Osprey.ch0_XTAL)892#define AR_OSPREY_CHO_XTAL_CAPINDAC 0x7F000000893#define AR_OSPREY_CHO_XTAL_CAPINDAC_S 24894#define AR_OSPREY_CHO_XTAL_CAPOUTDAC 0x00FE0000895#define AR_OSPREY_CHO_XTAL_CAPOUTDAC_S 17896897#define AR_PHY_65NM_CH0_THERM AR_PHY_65NM(overlay_0x16180.Osprey.ch0_THERM)898#define AR_PHY_65NM_CH0_THERM_JUPITER AR_PHY_65NM(overlay_0x16180.Jupiter.ch0_THERM)899900#define AR_PHY_65NM_CH0_THERM_XPABIASLVL_MSB 0x00000003901#define AR_PHY_65NM_CH0_THERM_XPABIASLVL_MSB_S 0902#define AR_PHY_65NM_CH0_THERM_XPASHORT2GND 0x00000004903#define AR_PHY_65NM_CH0_THERM_XPASHORT2GND_S 2904#define AR_PHY_65NM_CH0_THERM_SAR_ADC_OUT 0x0000ff00905#define AR_PHY_65NM_CH0_THERM_SAR_ADC_OUT_S 8906#define AR_PHY_65NM_CH0_THERM_START 0x20000000907#define AR_PHY_65NM_CH0_THERM_START_S 29908#define AR_PHY_65NM_CH0_THERM_LOCAL 0x80000000909#define AR_PHY_65NM_CH0_THERM_LOCAL_S 31910911#define AR_PHY_65NM_CH0_RXTX1 AR_PHY_65NM(ch0_RXTX1)912#define AR_PHY_65NM_CH0_RXTX2 AR_PHY_65NM(ch0_RXTX2)913#define AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK 0x00000004914#define AR_PHY_65NM_CH0_RXTX2_SYNTHON_MASK_S 2915#define AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK 0x00000008916#define AR_PHY_65NM_CH0_RXTX2_SYNTHOVR_MASK_S 3917#define AR_PHY_65NM_CH0_RXTX3 AR_PHY_65NM(ch0_RXTX3)918#define AR_PHY_65NM_CH1_RXTX1 AR_PHY_65NM(ch1_RXTX1)919#define AR_PHY_65NM_CH1_RXTX2 AR_PHY_65NM(ch1_RXTX2)920#define AR_PHY_65NM_CH1_RXTX3 AR_PHY_65NM(ch1_RXTX3)921#define AR_PHY_65NM_CH2_RXTX1 AR_PHY_65NM(ch2_RXTX1)922#define AR_PHY_65NM_CH2_RXTX2 AR_PHY_65NM(ch2_RXTX2)923#define AR_PHY_65NM_CH2_RXTX3 AR_PHY_65NM(ch2_RXTX3)924925#define AR_PHY_65NM_CH0_BB1 AR_PHY_65NM(ch0_BB1)926#define AR_PHY_65NM_CH0_BB2 AR_PHY_65NM(ch0_BB2)927#define AR_PHY_65NM_CH0_BB3 AR_PHY_65NM(ch0_BB3)928#define AR_PHY_65NM_CH1_BB1 AR_PHY_65NM(ch1_BB1)929#define AR_PHY_65NM_CH1_BB2 AR_PHY_65NM(ch1_BB2)930#define AR_PHY_65NM_CH1_BB3 AR_PHY_65NM(ch1_BB3)931#define AR_PHY_65NM_CH2_BB1 AR_PHY_65NM(ch2_BB1)932#define AR_PHY_65NM_CH2_BB2 AR_PHY_65NM(ch2_BB2)933#define AR_PHY_CH_BB3_SEL_OFST_READBK 0x00000300934#define AR_PHY_CH_BB3_SEL_OFST_READBK_S 8935#define AR_PHY_CH_BB3_OFSTCORRI2VQ 0x03e00000936#define AR_PHY_CH_BB3_OFSTCORRI2VQ_S 21937#define AR_PHY_CH_BB3_OFSTCORRI2VI 0x7c000000938#define AR_PHY_CH_BB3_OFSTCORRI2VI_S 26939940#define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT 0x00380000941#define AR_PHY_RX1DB_BIQUAD_LONG_SHIFT_S 19942#define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT 0x00c00000943#define AR_PHY_RX6DB_BIQUAD_LONG_SHIFT_S 22944#define AR_PHY_LNAGAIN_LONG_SHIFT 0xe0000000945#define AR_PHY_LNAGAIN_LONG_SHIFT_S 29946#define AR_PHY_MXRGAIN_LONG_SHIFT 0x03000000947#define AR_PHY_MXRGAIN_LONG_SHIFT_S 24948#define AR_PHY_VGAGAIN_LONG_SHIFT 0x1c000000949#define AR_PHY_VGAGAIN_LONG_SHIFT_S 26950#define AR_PHY_SCFIR_GAIN_LONG_SHIFT 0x00000001951#define AR_PHY_SCFIR_GAIN_LONG_SHIFT_S 0952#define AR_PHY_MANRXGAIN_LONG_SHIFT 0x00000002953#define AR_PHY_MANRXGAIN_LONG_SHIFT_S 1954#define AR_PHY_MANTXGAIN_LONG_SHIFT 0x80000000955#define AR_PHY_MANTXGAIN_LONG_SHIFT_S 31956957/*958* SM Field Definitions959*/960961/* BB_cl_cal_ctrl - AR_PHY_CL_CAL_CTL */962#define AR_PHY_CL_CAL_ENABLE 0x00000002 /* do carrier leak calibration after agc_calibrate_done */963#define AR_PHY_PARALLEL_CAL_ENABLE 0x00000001964#define AR_PHY_TPCRG1_PD_CAL_ENABLE 0x00400000965#define AR_PHY_TPCRG1_PD_CAL_ENABLE_S 22966#define AR_PHY_CL_MAP_HW_GEN 0x80000000967#define AR_PHY_CL_MAP_HW_GEN_S 31968969/* BB_addac_parallel_control - AR_PHY_ADDAC_PARA_CTL */970#define AR_PHY_ADDAC_PARACTL_OFF_PWDADC 0x00008000971972/* BB_fcal_2_b0 - AR_PHY_FCAL_2_0 */973#define AR_PHY_FCAL20_CAP_STATUS_0 0x01f00000974#define AR_PHY_FCAL20_CAP_STATUS_0_S 20975976/* BB_rfbus_request */977#define AR_PHY_RFBUS_REQ_EN 0x00000001 /* request for RF bus */978/* BB_rfbus_grant */979#define AR_PHY_RFBUS_GRANT_EN 0x00000001 /* RF bus granted */980/* BB_gen_controls */981#define AR_PHY_GC_TURBO_MODE 0x00000001 /* set turbo mode bits */982#define AR_PHY_GC_TURBO_SHORT 0x00000002 /* set short symbols to turbo mode setting */983#define AR_PHY_GC_DYN2040_EN 0x00000004 /* enable dyn 20/40 mode */984#define AR_PHY_GC_DYN2040_PRI_ONLY 0x00000008 /* dyn 20/40 - primary only */985#define AR_PHY_GC_DYN2040_PRI_CH 0x00000010 /* dyn 20/40 - primary ch offset (0=+10MHz, 1=-10MHz)*/986#define AR_PHY_GC_DYN2040_PRI_CH_S 4987988#define AR_PHY_GC_DYN2040_EXT_CH 0x00000020 /* dyn 20/40 - ext ch spacing (0=20MHz/ 1=25MHz) */989#define AR_PHY_GC_HT_EN 0x00000040 /* ht enable */990#define AR_PHY_GC_SHORT_GI_40 0x00000080 /* allow short GI for HT 40 */991#define AR_PHY_GC_WALSH 0x00000100 /* walsh spatial spreading for 2 chains,2 streams TX */992#define AR_PHY_GC_SINGLE_HT_LTF1 0x00000200 /* single length (4us) 1st HT long training symbol */993#define AR_PHY_GC_GF_DETECT_EN 0x00000400 /* enable Green Field detection. Only affects rx, not tx */994#define AR_PHY_GC_ENABLE_DAC_FIFO 0x00000800 /* fifo between bb and dac */995996#define AR_PHY_MS_HALF_RATE 0x00000020997#define AR_PHY_MS_QUARTER_RATE 0x00000040998999/* BB_analog_power_on_time */1000#define AR_PHY_RX_DELAY_DELAY 0x00003FFF /* delay from wakeup to rx ena */1001/* BB_agc_control */1002#define AR_PHY_AGC_CONTROL_CAL 0x00000001 /* do internal calibration */1003#define AR_PHY_AGC_CONTROL_NF 0x00000002 /* do noise-floor calibration */1004#define AR_PHY_AGC_CONTROL_OFFSET_CAL 0x00000800 /* allow offset calibration */1005#define AR_PHY_AGC_CONTROL_ENABLE_NF 0x00008000 /* enable noise floor calibration to happen */1006#define AR_PHY_AGC_CONTROL_FLTR_CAL 0x00010000 /* allow tx filter calibration */1007#define AR_PHY_AGC_CONTROL_NO_UPDATE_NF 0x00020000 /* don't update noise floor automatically */1008#define AR_PHY_AGC_CONTROL_EXT_NF_PWR_MEAS 0x00040000 /* extend noise floor power measurement */1009#define AR_PHY_AGC_CONTROL_CLC_SUCCESS 0x00080000 /* carrier leak calibration done */1010#define AR_PHY_AGC_CONTROL_PKDET_CAL 0x00100000 /* allow peak deteter calibration */10111012#define AR_PHY_AGC_CONTROL_YCOK_MAX 0x000003c01013#define AR_PHY_AGC_CONTROL_YCOK_MAX_S 610141015/* BB_iq_adc_cal_mode */1016#define AR_PHY_CALMODE_IQ 0x000000001017#define AR_PHY_CALMODE_ADC_GAIN 0x000000011018#define AR_PHY_CALMODE_ADC_DC_PER 0x000000021019#define AR_PHY_CALMODE_ADC_DC_INIT 0x000000031020/* BB_analog_swap */1021#define AR_PHY_SWAP_ALT_CHAIN 0x000000401022/* BB_modes_select */1023#define AR_PHY_MODE_OFDM 0x00000000 /* OFDM */1024#define AR_PHY_MODE_CCK 0x00000001 /* CCK */1025#define AR_PHY_MODE_DYNAMIC 0x00000004 /* dynamic CCK/OFDM mode */1026#define AR_PHY_MODE_DYNAMIC_S 21027#define AR_PHY_MODE_HALF 0x00000020 /* enable half rate */1028#define AR_PHY_MODE_QUARTER 0x00000040 /* enable quarter rate */1029#define AR_PHY_MAC_CLK_MODE 0x00000080 /* MAC runs at 128/141MHz clock */1030#define AR_PHY_MODE_DYN_CCK_DISABLE 0x00000100 /* Disable dynamic CCK detection */1031#define AR_PHY_MODE_SVD_HALF 0x00000200 /* enable svd half rate */1032#define AR_PHY_MODE_DISABLE_CCK 0x000001001033#define AR_PHY_MODE_DISABLE_CCK_S 81034/* BB_active */1035#define AR_PHY_ACTIVE_EN 0x00000001 /* Activate PHY chips */1036#define AR_PHY_ACTIVE_DIS 0x00000000 /* Deactivate PHY chips */1037/* BB_force_analog */1038#define AR_PHY_FORCE_XPA_CFG 0x0000000011039#define AR_PHY_FORCE_XPA_CFG_S 01040/* BB_xpa_timing_control */1041#define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF 0xFF0000001042#define AR_PHY_XPA_TIMING_CTL_TX_END_XPAB_OFF_S 241043#define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF 0x00FF00001044#define AR_PHY_XPA_TIMING_CTL_TX_END_XPAA_OFF_S 161045#define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON 0x0000FF001046#define AR_PHY_XPA_TIMING_CTL_FRAME_XPAB_ON_S 81047#define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON 0x000000FF1048#define AR_PHY_XPA_TIMING_CTL_FRAME_XPAA_ON_S 01049/* BB_tx_timing_3 */1050#define AR_PHY_TX_END_TO_A2_RX_ON 0x00FF00001051#define AR_PHY_TX_END_TO_A2_RX_ON_S 161052/* BB_tx_timing_2 */1053#define AR_PHY_TX_END_DATA_START 0x000000FF1054#define AR_PHY_TX_END_DATA_START_S 01055#define AR_PHY_TX_END_PA_ON 0x0000FF001056#define AR_PHY_TX_END_PA_ON_S 81057/* BB_tpc_5_b0 */1058/* ar2413 power control */1059#define AR_PHY_TPCRG5_PD_GAIN_OVERLAP 0x0000000F1060#define AR_PHY_TPCRG5_PD_GAIN_OVERLAP_S 01061#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1 0x000003F01062#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_1_S 41063#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2 0x0000FC001064#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_2_S 101065#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3 0x003F00001066#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_3_S 161067#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4 0x0FC000001068#define AR_PHY_TPCRG5_PD_GAIN_BOUNDARY_4_S 221069/* BB_tpc_1 */1070#define AR_PHY_TPCRG1_NUM_PD_GAIN 0x0000c0001071#define AR_PHY_TPCRG1_NUM_PD_GAIN_S 141072#define AR_PHY_TPCRG1_PD_GAIN_1 0x000300001073#define AR_PHY_TPCRG1_PD_GAIN_1_S 161074#define AR_PHY_TPCRG1_PD_GAIN_2 0x000C00001075#define AR_PHY_TPCRG1_PD_GAIN_2_S 181076#define AR_PHY_TPCRG1_PD_GAIN_3 0x003000001077#define AR_PHY_TPCRG1_PD_GAIN_3_S 201078#define AR_PHY_TPCGR1_FORCED_DAC_GAIN 0x0000003e1079#define AR_PHY_TPCGR1_FORCED_DAC_GAIN_S 11080#define AR_PHY_TPCGR1_FORCE_DAC_GAIN 0x0000000110811082/* BB_tx_forced_gain */1083#define AR_PHY_TXGAIN_FORCE 0x000000011084#define AR_PHY_TXGAIN_FORCE_S 01085#define AR_PHY_TXGAIN_FORCED_PADVGNRA 0x00003c001086#define AR_PHY_TXGAIN_FORCED_PADVGNRA_S 101087#define AR_PHY_TXGAIN_FORCED_PADVGNRB 0x0003c0001088#define AR_PHY_TXGAIN_FORCED_PADVGNRB_S 141089#define AR_PHY_TXGAIN_FORCED_PADVGNRC 0x003c00001090#define AR_PHY_TXGAIN_FORCED_PADVGNRC_S 181091#define AR_PHY_TXGAIN_FORCED_PADVGNRD 0x00c000001092#define AR_PHY_TXGAIN_FORCED_PADVGNRD_S 221093#define AR_PHY_TXGAIN_FORCED_TXMXRGAIN 0x000003c01094#define AR_PHY_TXGAIN_FORCED_TXMXRGAIN_S 61095#define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN 0x0000000e1096#define AR_PHY_TXGAIN_FORCED_TXBB1DBGAIN_S 11097#define AR_PHY_TXGAIN_FORCED_TXBB6DBGAIN 0x000000301098#define AR_PHY_TXGAIN_FORCED_TXBB6DBGAIN_S 410991100/* BB_powertx_rate1 */1101#define AR_PHY_POWER_TX_RATE1 0x99341102#define AR_PHY_POWER_TX_RATE2 0x99381103#define AR_PHY_POWER_TX_RATE_MAX AR_PHY_PWRTX_MAX1104#define AR_PHY_POWER_TX_RATE_MAX_TPC_ENABLE 0x000000401105/* BB_test_controls */1106#define PHY_AGC_CLR 0x10000000 /* disable AGC to A2 */1107#define RFSILENT_BB 0x00002000 /* shush bb */1108/* BB_chan_info_gain_diff */1109#define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_MASK 0xFFF /* PPM value is 12-bit signed integer */1110#define AR_PHY_CHAN_INFO_GAIN_DIFF_PPM_SIGNED_BIT 0x800 /* Sign bit */1111#define AR_PHY_CHAN_INFO_GAIN_DIFF_UPPER_LIMIT 320 /* Maximum absolute value */1112/* BB_chaninfo_ctrl */1113#define AR_PHY_CHAN_INFO_MEMORY_CAPTURE_MASK 0x00011114/* BB_search_start_delay */1115#define AR_PHY_RX_DELAY_DELAY 0x00003FFF /* delay from wakeup to rx ena */1116/* BB_bbb_tx_ctrl */1117#define AR_PHY_CCK_TX_CTRL_JAPAN 0x000000101118/* BB_spectral_scan */1119#define AR_PHY_SPECTRAL_SCAN_ENABLE 0x00000001 /* Enable spectral scan */1120#define AR_PHY_SPECTRAL_SCAN_ENABLE_S 01121#define AR_PHY_SPECTRAL_SCAN_ACTIVE 0x00000002 /* Activate spectral scan */1122#define AR_PHY_SPECTRAL_SCAN_ACTIVE_S 11123#define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD 0x000000F0 /* Interval for FFT reports */1124#define AR_PHY_SPECTRAL_SCAN_FFT_PERIOD_S 41125#define AR_PHY_SPECTRAL_SCAN_PERIOD 0x0000FF00 /* Interval for FFT reports */1126#define AR_PHY_SPECTRAL_SCAN_PERIOD_S 81127#define AR_PHY_SPECTRAL_SCAN_COUNT 0x0FFF0000 /* Number of reports */1128#define AR_PHY_SPECTRAL_SCAN_COUNT_S 161129#define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT 0x10000000 /* Short repeat */1130#define AR_PHY_SPECTRAL_SCAN_SHORT_REPEAT_S 281131#define AR_PHY_SPECTRAL_SCAN_PRIORITY_HI 0x20000000 /* high priority */1132#define AR_PHY_SPECTRAL_SCAN_PRIORITY_HI_S 291133/* BB_channel_status */1134#define AR_PHY_CHANNEL_STATUS_RX_CLEAR 0x000000041135/* BB_rtt_ctrl */1136#define AR_PHY_RTT_CTRL_ENA_RADIO_RETENTION 0x000000011137#define AR_PHY_RTT_CTRL_ENA_RADIO_RETENTION_S 01138#define AR_PHY_RTT_CTRL_RESTORE_MASK 0x0000007E1139#define AR_PHY_RTT_CTRL_RESTORE_MASK_S 11140#define AR_PHY_RTT_CTRL_FORCE_RADIO_RESTORE 0x000000801141#define AR_PHY_RTT_CTRL_FORCE_RADIO_RESTORE_S 71142/* BB_rtt_table_sw_intf_b0 */1143#define AR_PHY_RTT_SW_RTT_TABLE_ACCESS_0 0x000000011144#define AR_PHY_RTT_SW_RTT_TABLE_ACCESS_0_S 01145#define AR_PHY_RTT_SW_RTT_TABLE_WRITE_0 0x000000021146#define AR_PHY_RTT_SW_RTT_TABLE_WRITE_0_S 11147#define AR_PHY_RTT_SW_RTT_TABLE_ADDR_0 0x0000001C1148#define AR_PHY_RTT_SW_RTT_TABLE_ADDR_0_S 21149/* BB_rtt_table_sw_intf_1_b0 */1150#define AR_PHY_RTT_SW_RTT_TABLE_DATA_0 0xFFFFFFF01151#define AR_PHY_RTT_SW_RTT_TABLE_DATA_0_S 41152/* BB_txiqcal_control_0 */1153#define AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL 0x800000001154#define AR_PHY_TX_IQCAL_CONTROL_0_ENABLE_TXIQ_CAL_S 311155/* BB_txiqcal_control_1 */1156#define AR_PHY_TX_IQCAL_CONTROL_1_IQCORR_I_Q_COFF_DELPT 0x01fc00001157#define AR_PHY_TX_IQCAL_CONTROL_1_IQCORR_I_Q_COFF_DELPT_S 181158/* BB_txiqcal_start */1159#define AR_PHY_TX_IQCAL_START_DO_CAL 0x000000011160#define AR_PHY_TX_IQCAL_START_DO_CAL_S 01161/* BB_txiqcal_start for Poseidon */1162#define AR_PHY_TX_IQCAL_START_DO_CAL_POSEIDON 0x800000001163#define AR_PHY_TX_IQCAL_START_DO_CAL_POSEIDON_S 3111641165/* Generic B0, B1, B2 IQ Cal bit fields */1166/* BB_txiqcal_status_b* */1167#define AR_PHY_TX_IQCAL_STATUS_FAILED 0x000000011168#define AR_PHY_CALIBRATED_GAINS_0_S 11169#define AR_PHY_CALIBRATED_GAINS_0 (0x1f<<AR_PHY_CALIBRATED_GAINS_0_S)1170/* BB_txiq_corr_coeff_01_b* */1171#define AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE_S 01172#define AR_PHY_TX_IQCAL_CORR_COEFF_00_COEFF_TABLE 0x00003fff1173#define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE_S 141174#define AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE (0x00003fff<<AR_PHY_TX_IQCAL_CORR_COEFF_01_COEFF_TABLE_S)11751176/* temp compensation */1177/* BB_tpc_18 */1178#define AR_PHY_TPC_18_THERM_CAL_VALUE 0xff //Mask bits 7:01179#define AR_PHY_TPC_18_THERM_CAL_VALUE_S 01180/* BB_tpc_19 */1181#define AR_PHY_TPC_19_ALPHA_THERM 0xff //Mask bits 7:01182#define AR_PHY_TPC_19_ALPHA_THERM_S 011831184/* ch0_RXTX4 */1185#define AR_PHY_65NM_CH0_RXTX4_THERM_ON 0x100000001186#define AR_PHY_65NM_CH0_RXTX4_THERM_ON_S 2811871188/* BB_therm_adc_1 */1189#define AR_PHY_BB_THERM_ADC_1_INIT_THERM 0x000000ff1190#define AR_PHY_BB_THERM_ADC_1_INIT_THERM_S 011911192/* BB_therm_adc_4 */1193#define AR_PHY_BB_THERM_ADC_4_LATEST_THERM 0x000000ff1194#define AR_PHY_BB_THERM_ADC_4_LATEST_THERM_S 011951196/* BB_switch_table_chn_b */1197#define AR_PHY_SWITCH_TABLE_R0 0x000000101198#define AR_PHY_SWITCH_TABLE_R0_S 41199#define AR_PHY_SWITCH_TABLE_R1 0x000000401200#define AR_PHY_SWITCH_TABLE_R1_S 61201#define AR_PHY_SWITCH_TABLE_R12 0x000001001202#define AR_PHY_SWITCH_TABLE_R12_S 812031204/*1205* Channel 1 Register Map1206*/1207#define AR_CHAN1_BASE offsetof(struct bb_reg_map, overlay_0xa800.Osprey.bb_chn1_reg_map)1208#define AR_CHAN1_OFFSET(_x) (AR_CHAN1_BASE + offsetof(struct chn1_reg_map, _x))12091210#define AR_PHY_TIMING4_1 AR_CHAN1_OFFSET(BB_timing_control_4_b1)1211#define AR_PHY_EXT_CCA_1 AR_CHAN1_OFFSET(BB_ext_chan_pwr_thr_2_b1)1212#define AR_PHY_TX_PHASE_RAMP_1 AR_CHAN1_OFFSET(BB_tx_phase_ramp_b1)1213#define AR_PHY_ADC_GAIN_DC_CORR_1 AR_CHAN1_OFFSET(BB_adc_gain_dc_corr_b1)12141215#define AR_PHY_IQ_ADC_MEAS_0_B1 AR_CHAN_OFFSET(BB_iq_adc_meas_0_b1)1216#define AR_PHY_IQ_ADC_MEAS_1_B1 AR_CHAN_OFFSET(BB_iq_adc_meas_1_b1)1217#define AR_PHY_IQ_ADC_MEAS_2_B1 AR_CHAN_OFFSET(BB_iq_adc_meas_2_b1)1218#define AR_PHY_IQ_ADC_MEAS_3_B1 AR_CHAN_OFFSET(BB_iq_adc_meas_3_b1)12191220#define AR_PHY_TX_IQ_CORR_1 AR_CHAN1_OFFSET(BB_tx_iq_corr_b1)1221#define AR_PHY_SPUR_REPORT_1 AR_CHAN1_OFFSET(BB_spur_report_b1)1222#define AR_PHY_CHAN_INFO_TAB_1 AR_CHAN1_OFFSET(BB_chan_info_chan_tab_b1)1223#define AR_PHY_RX_IQCAL_CORR_B1 AR_CHAN1_OFFSET(BB_rx_iq_corr_b1)12241225/*1226* Channel 1 Field Definitions1227*/1228/* BB_ext_chan_pwr_thr_2_b1 */1229#define AR_PHY_CH1_EXT_MINCCA_PWR 0x01FF00001230#define AR_PHY_CH1_EXT_MINCCA_PWR_S 1612311232/*1233* AGC 1 Register Map1234*/1235#define AR_AGC1_BASE offsetof(struct bb_reg_map, overlay_0xa800.Osprey.bb_agc1_reg_map)1236#define AR_AGC1_OFFSET(_x) (AR_AGC1_BASE + offsetof(struct agc1_reg_map, _x))12371238#define AR_PHY_FORCEMAX_GAINS_1 AR_AGC1_OFFSET(BB_gain_force_max_gains_b1)1239#define AR_PHY_GAINS_MINOFF_1 AR_AGC1_OFFSET(BB_gains_min_offsets_b1)1240#define AR_PHY_EXT_ATTEN_CTL_1 AR_AGC1_OFFSET(BB_ext_atten_switch_ctl_b1)1241#define AR_PHY_CCA_1 AR_AGC1_OFFSET(BB_cca_b1)1242#define AR_PHY_CCA_CTRL_1 AR_AGC1_OFFSET(BB_cca_ctrl_2_b1)1243#define AR_PHY_RSSI_1 AR_AGC1_OFFSET(BB_rssi_b1)1244#define AR_PHY_SPUR_CCK_REP_1 AR_AGC1_OFFSET(BB_spur_est_cck_report_b1)1245#define AR_PHY_RX_OCGAIN_2 AR_AGC1_OFFSET(BB_rx_ocgain2)1246#define AR_PHY_DIG_DC_STATUS_I_B1 AR_AGC1_OFFSET(BB_agc_dig_dc_status_i_b1)1247#define AR_PHY_DIG_DC_STATUS_Q_B1 AR_AGC1_OFFSET(BB_agc_dig_dc_status_q_b1)12481249/*1250* AGC 1 Register Map for Poseidon1251*/1252#define AR_AGC1_BASE_POSEIDON offsetof(struct bb_reg_map, overlay_0xa800.Poseidon.bb_agc1_reg_map)1253#define AR_AGC1_OFFSET_POSEIDON(_x) (AR_AGC1_BASE_POSEIDON + offsetof(struct agc1_reg_map, _x))12541255#define AR_PHY_FORCEMAX_GAINS_1_POSEIDON AR_AGC1_OFFSET_POSEIDON(BB_gain_force_max_gains_b1)1256#define AR_PHY_EXT_ATTEN_CTL_1_POSEIDON AR_AGC1_OFFSET_POSEIDON(BB_ext_atten_switch_ctl_b1)1257#define AR_PHY_RSSI_1_POSEIDON AR_AGC1_OFFSET_POSEIDON(BB_rssi_b1)1258#define AR_PHY_RX_OCGAIN_2_POSEIDON AR_AGC1_OFFSET_POSEIDON(BB_rx_ocgain2)12591260/*1261* AGC 1 Field Definitions1262*/1263/* BB_cca_b1 */1264#define AR_PHY_CH1_MINCCA_PWR 0x1FF000001265#define AR_PHY_CH1_MINCCA_PWR_S 2012661267/*1268* SM 1 Register Map1269*/1270#define AR_SM1_BASE offsetof(struct bb_reg_map, overlay_0xa800.Osprey.bb_sm1_reg_map)1271#define AR_SM1_OFFSET(_x) (AR_SM1_BASE + offsetof(struct sm1_reg_map, _x))12721273#define AR_PHY_SWITCH_CHAIN_1 AR_SM1_OFFSET(BB_switch_table_chn_b1)1274#define AR_PHY_FCAL_2_1 AR_SM1_OFFSET(BB_fcal_2_b1)1275#define AR_PHY_DFT_TONE_CTL_1 AR_SM1_OFFSET(BB_dft_tone_ctrl_b1)1276#define AR_PHY_BBGAINMAP_0_1_1 AR_SM1_OFFSET(BB_cl_bbgain_map_0_1_b1)1277#define AR_PHY_BBGAINMAP_2_3_1 AR_SM1_OFFSET(BB_cl_bbgain_map_2_3_b1)1278#define AR_PHY_CL_TAB_1 AR_SM1_OFFSET(BB_cl_tab_b1)1279#define AR_PHY_CHAN_INFO_GAIN_1 AR_SM1_OFFSET(BB_chan_info_gain_b1)1280#define AR_PHY_TPC_4_B1 AR_SM1_OFFSET(BB_tpc_4_b1)1281#define AR_PHY_TPC_5_B1 AR_SM1_OFFSET(BB_tpc_5_b1)1282#define AR_PHY_TPC_6_B1 AR_SM1_OFFSET(BB_tpc_6_b1)1283#define AR_PHY_TPC_11_B1 AR_SM1_OFFSET(BB_tpc_11_b1)1284#define AR_SCORPION_PHY_TPC_19_B1 AR_SM1_OFFSET(overlay_b440.Scorpion.BB_tpc_19_b1)1285#define AR_PHY_PDADC_TAB_1 AR_SM1_OFFSET(overlay_b440.BB_pdadc_tab_b1)128612871288#define AR_PHY_RTT_TABLE_SW_INTF_B1 AR_SM1_OFFSET(overlay_b440.Jupiter_20.BB_rtt_table_sw_intf_b1)1289#define AR_PHY_RTT_TABLE_SW_INTF_1_B1 AR_SM1_OFFSET(overlay_b440.Jupiter_20.BB_rtt_table_sw_intf_1_b1)12901291#define AR_PHY_TX_IQCAL_STATUS_B1 AR_SM1_OFFSET(BB_txiqcal_status_b1)1292#define AR_PHY_TX_IQCAL_CORR_COEFF_01_B1 AR_SM1_OFFSET(BB_txiq_corr_coeff_01_b1)1293#define AR_PHY_TX_IQCAL_CORR_COEFF_23_B1 AR_SM1_OFFSET(BB_txiq_corr_coeff_23_b1)1294#define AR_PHY_TX_IQCAL_CORR_COEFF_45_B1 AR_SM1_OFFSET(BB_txiq_corr_coeff_45_b1)1295#define AR_PHY_TX_IQCAL_CORR_COEFF_67_B1 AR_SM1_OFFSET(BB_txiq_corr_coeff_67_b1)1296#define AR_PHY_CL_MAP_0_B1 AR_SM1_OFFSET(BB_cl_map_0_b1)1297#define AR_PHY_CL_MAP_1_B1 AR_SM1_OFFSET(BB_cl_map_1_b1)1298#define AR_PHY_CL_MAP_2_B1 AR_SM1_OFFSET(BB_cl_map_2_b1)1299#define AR_PHY_CL_MAP_3_B1 AR_SM1_OFFSET(BB_cl_map_3_b1)1300/*1301* SM 1 Field Definitions1302*/1303/* BB_rtt_table_sw_intf_b1 */1304#define AR_PHY_RTT_SW_RTT_TABLE_ACCESS_1 0x000000011305#define AR_PHY_RTT_SW_RTT_TABLE_ACCESS_1_S 01306#define AR_PHY_RTT_SW_RTT_TABLE_WRITE_1 0x000000021307#define AR_PHY_RTT_SW_RTT_TABLE_WRITE_1_S 11308#define AR_PHY_RTT_SW_RTT_TABLE_ADDR_1 0x0000001C1309#define AR_PHY_RTT_SW_RTT_TABLE_ADDR_1_S 21310/* BB_rtt_table_sw_intf_1_b1 */1311#define AR_PHY_RTT_SW_RTT_TABLE_DATA_1 0xFFFFFFF01312#define AR_PHY_RTT_SW_RTT_TABLE_DATA_1_S 413131314/*1315* SM 1 Register Map for Poseidon1316*/1317#define AR_SM1_BASE_POSEIDON offsetof(struct bb_reg_map, overlay_0xa800.Poseidon.bb_sm1_reg_map)1318#define AR_SM1_OFFSET_POSEIDON(_x) (AR_SM1_BASE_POSEIDON + offsetof(struct sm1_reg_map, _x))13191320#define AR_PHY_SWITCH_CHAIN_1_POSEIDON AR_SM1_OFFSET_POSEIDON(BB_switch_table_chn_b1)13211322/*1323* Channel 2 Register Map1324*/1325#define AR_CHAN2_BASE offsetof(struct bb_reg_map, overlay_0xa800.Osprey.bb_chn2_reg_map)1326#define AR_CHAN2_OFFSET(_x) (AR_CHAN2_BASE + offsetof(struct chn2_reg_map, _x))13271328#define AR_PHY_TIMING4_2 AR_CHAN2_OFFSET(BB_timing_control_4_b2)1329#define AR_PHY_EXT_CCA_2 AR_CHAN2_OFFSET(BB_ext_chan_pwr_thr_2_b2)1330#define AR_PHY_TX_PHASE_RAMP_2 AR_CHAN2_OFFSET(BB_tx_phase_ramp_b2)1331#define AR_PHY_ADC_GAIN_DC_CORR_2 AR_CHAN2_OFFSET(BB_adc_gain_dc_corr_b2)13321333#define AR_PHY_IQ_ADC_MEAS_0_B2 AR_CHAN_OFFSET(BB_iq_adc_meas_0_b2)1334#define AR_PHY_IQ_ADC_MEAS_1_B2 AR_CHAN_OFFSET(BB_iq_adc_meas_1_b2)1335#define AR_PHY_IQ_ADC_MEAS_2_B2 AR_CHAN_OFFSET(BB_iq_adc_meas_2_b2)1336#define AR_PHY_IQ_ADC_MEAS_3_B2 AR_CHAN_OFFSET(BB_iq_adc_meas_3_b2)13371338#define AR_PHY_TX_IQ_CORR_2 AR_CHAN2_OFFSET(BB_tx_iq_corr_b2)1339#define AR_PHY_SPUR_REPORT_2 AR_CHAN2_OFFSET(BB_spur_report_b2)1340#define AR_PHY_CHAN_INFO_TAB_2 AR_CHAN2_OFFSET(BB_chan_info_chan_tab_b2)1341#define AR_PHY_RX_IQCAL_CORR_B2 AR_CHAN2_OFFSET(BB_rx_iq_corr_b2)13421343/*1344* Channel 2 Field Definitions1345*/1346/* BB_ext_chan_pwr_thr_2_b2 */1347#define AR_PHY_CH2_EXT_MINCCA_PWR 0x01FF00001348#define AR_PHY_CH2_EXT_MINCCA_PWR_S 161349/*1350* AGC 2 Register Map1351*/1352#define AR_AGC2_BASE offsetof(struct bb_reg_map, overlay_0xa800.Osprey.bb_agc2_reg_map)1353#define AR_AGC2_OFFSET(_x) (AR_AGC2_BASE + offsetof(struct agc2_reg_map, _x))13541355#define AR_PHY_FORCEMAX_GAINS_2 AR_AGC2_OFFSET(BB_gain_force_max_gains_b2)1356#define AR_PHY_GAINS_MINOFF_2 AR_AGC2_OFFSET(BB_gains_min_offsets_b2)1357#define AR_PHY_EXT_ATTEN_CTL_2 AR_AGC2_OFFSET(BB_ext_atten_switch_ctl_b2)1358#define AR_PHY_CCA_2 AR_AGC2_OFFSET(BB_cca_b2)1359#define AR_PHY_CCA_CTRL_2 AR_AGC2_OFFSET(BB_cca_ctrl_2_b2)1360#define AR_PHY_RSSI_2 AR_AGC2_OFFSET(BB_rssi_b2)1361#define AR_PHY_SPUR_CCK_REP_2 AR_AGC2_OFFSET(BB_spur_est_cck_report_b2)13621363/*1364* AGC 2 Field Definitions1365*/1366/* BB_cca_b2 */1367#define AR_PHY_CH2_MINCCA_PWR 0x1FF000001368#define AR_PHY_CH2_MINCCA_PWR_S 2013691370/*1371* SM 2 Register Map1372*/1373#define AR_SM2_BASE offsetof(struct bb_reg_map, overlay_0xa800.Osprey.bb_sm2_reg_map)1374#define AR_SM2_OFFSET(_x) (AR_SM2_BASE + offsetof(struct sm2_reg_map, _x))13751376#define AR_PHY_SWITCH_CHAIN_2 AR_SM2_OFFSET(BB_switch_table_chn_b2)1377#define AR_PHY_FCAL_2_2 AR_SM2_OFFSET(BB_fcal_2_b2)1378#define AR_PHY_DFT_TONE_CTL_2 AR_SM2_OFFSET(BB_dft_tone_ctrl_b2)1379#define AR_PHY_BBGAINMAP_0_1_2 AR_SM2_OFFSET(BB_cl_bbgain_map_0_1_b2)1380#define AR_PHY_BBGAINMAP_2_3_2 AR_SM2_OFFSET(BB_cl_bbgain_map_2_3_b2)1381#define AR_PHY_CL_TAB_2 AR_SM2_OFFSET(BB_cl_tab_b2)1382#define AR_PHY_CHAN_INFO_GAIN_2 AR_SM2_OFFSET(BB_chan_info_gain_b2)1383#define AR_PHY_TPC_4_B2 AR_SM2_OFFSET(BB_tpc_4_b2)1384#define AR_PHY_TPC_5_B2 AR_SM2_OFFSET(BB_tpc_5_b2)1385#define AR_PHY_TPC_6_B2 AR_SM2_OFFSET(BB_tpc_6_b2)1386#define AR_PHY_TPC_11_B2 AR_SM2_OFFSET(BB_tpc_11_b2)1387#define AR_SCORPION_PHY_TPC_19_B2 AR_SM2_OFFSET(overlay_c440.Scorpion.BB_tpc_19_b2)1388#define AR_PHY_PDADC_TAB_2 AR_SM2_OFFSET(overlay_c440.BB_pdadc_tab_b2)1389#define AR_PHY_TX_IQCAL_STATUS_B2 AR_SM2_OFFSET(BB_txiqcal_status_b2)1390#define AR_PHY_TX_IQCAL_CORR_COEFF_01_B2 AR_SM2_OFFSET(BB_txiq_corr_coeff_01_b2)1391#define AR_PHY_TX_IQCAL_CORR_COEFF_23_B2 AR_SM2_OFFSET(BB_txiq_corr_coeff_23_b2)1392#define AR_PHY_TX_IQCAL_CORR_COEFF_45_B2 AR_SM2_OFFSET(BB_txiq_corr_coeff_45_b2)1393#define AR_PHY_TX_IQCAL_CORR_COEFF_67_B2 AR_SM2_OFFSET(BB_txiq_corr_coeff_67_b2)13941395/*1396* bb_chn_ext_reg_map1397*/1398#define AR_CHN_EXT_BASE_POSEIDON offsetof(struct bb_reg_map, overlay_0xa800.Poseidon.bb_chn_ext_reg_map)1399#define AR_CHN_EXT_OFFSET_POSEIDON(_x) (AR_CHN_EXT_BASE_POSEIDON + offsetof(struct chn_ext_reg_map, _x))14001401#define AR_PHY_PAPRD_VALID_OBDB_POSEIDON AR_CHN_EXT_OFFSET_POSEIDON(BB_paprd_valid_obdb_b0)1402#define AR_PHY_PAPRD_VALID_OBDB_0 0x3f1403#define AR_PHY_PAPRD_VALID_OBDB_0_S 01404#define AR_PHY_PAPRD_VALID_OBDB_1 0x3f1405#define AR_PHY_PAPRD_VALID_OBDB_1_S 61406#define AR_PHY_PAPRD_VALID_OBDB_2 0x3f1407#define AR_PHY_PAPRD_VALID_OBDB_2_S 121408#define AR_PHY_PAPRD_VALID_OBDB_3 0x3f1409#define AR_PHY_PAPRD_VALID_OBDB_3_S 181410#define AR_PHY_PAPRD_VALID_OBDB_4 0x3f1411#define AR_PHY_PAPRD_VALID_OBDB_4_S 2414121413/* BB_txiqcal_status_b1 */1414#define AR_PHY_TX_IQCAL_STATUS_B2_FAILED 0x0000000114151416/*1417* AGC 3 Register Map1418*/1419#define AR_AGC3_BASE offsetof(struct bb_reg_map, bb_agc3_reg_map)1420#define AR_AGC3_OFFSET(_x) (AR_AGC3_BASE + offsetof(struct agc3_reg_map, _x))14211422#define AR_PHY_RSSI_3 AR_AGC3_OFFSET(BB_rssi_b3)14231424/*1425* Misc helper defines1426*/1427#define AR_PHY_CHAIN_OFFSET (AR_CHAN1_BASE - AR_CHAN_BASE)14281429#define AR_PHY_NEW_ADC_DC_GAIN_CORR(_i) (AR_PHY_ADC_GAIN_DC_CORR_0 + (AR_PHY_CHAIN_OFFSET * (_i)))1430#define AR_PHY_SWITCH_CHAIN(_i) (AR_PHY_SWITCH_CHAIN_0 + (AR_PHY_CHAIN_OFFSET * (_i)))1431#define AR_PHY_EXT_ATTEN_CTL(_i) (AR_PHY_EXT_ATTEN_CTL_0 + (AR_PHY_CHAIN_OFFSET * (_i)))14321433#define AR_PHY_RXGAIN(_i) (AR_PHY_FORCEMAX_GAINS_0 + (AR_PHY_CHAIN_OFFSET * (_i)))1434#define AR_PHY_TPCRG5(_i) (AR_PHY_TPC_5_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))1435#define AR_PHY_PDADC_TAB(_i) (AR_PHY_PDADC_TAB_0 + (AR_PHY_CHAIN_OFFSET * (_i)))14361437#define AR_PHY_CAL_MEAS_0(_i) (AR_PHY_IQ_ADC_MEAS_0_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))1438#define AR_PHY_CAL_MEAS_1(_i) (AR_PHY_IQ_ADC_MEAS_1_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))1439#define AR_PHY_CAL_MEAS_2(_i) (AR_PHY_IQ_ADC_MEAS_2_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))1440#define AR_PHY_CAL_MEAS_3(_i) (AR_PHY_IQ_ADC_MEAS_3_B0 + (AR_PHY_CHAIN_OFFSET * (_i)))14411442#define AR_PHY_CHIP_ID 0x9818 /* PHY chip revision ID */1443#define AR_PHY_CHIP_ID_REV_0 0x80 /* 5416 Rev 0 (owl 1.0) BB */1444#define AR_PHY_CHIP_ID_REV_1 0x81 /* 5416 Rev 1 (owl 2.0) BB */1445#define AR_PHY_CHIP_ID_SOWL_REV_0 0xb0 /* 9160 Rev 0 (sowl 1.0) BB */14461447/* BB Panic Watchdog control register 1 */1448#define AR_PHY_BB_PANIC_NON_IDLE_ENABLE 0x000000011449#define AR_PHY_BB_PANIC_IDLE_ENABLE 0x000000021450#define AR_PHY_BB_PANIC_IDLE_MASK 0xFFFF00001451#define AR_PHY_BB_PANIC_NON_IDLE_MASK 0x0000FFFC1452/* BB Panic Watchdog control register 2 */1453#define AR_PHY_BB_PANIC_RST_ENABLE 0x000000021454#define AR_PHY_BB_PANIC_IRQ_ENABLE 0x000000041455#define AR_PHY_BB_PANIC_CNTL2_MASK 0xFFFFFFF91456/* BB Panic Watchdog status register */1457#define AR_PHY_BB_WD_STATUS 0x00000007 /* snapshot of r_panic_watchdog_sm */1458#define AR_PHY_BB_WD_STATUS_S 01459#define AR_PHY_BB_WD_DET_HANG 0x00000008 /* panic_watchdog_det_hang */1460#define AR_PHY_BB_WD_DET_HANG_S 31461#define AR_PHY_BB_WD_RADAR_SM 0x000000F0 /* snapshot of radar state machine r_rdr_sm */1462#define AR_PHY_BB_WD_RADAR_SM_S 41463#define AR_PHY_BB_WD_RX_OFDM_SM 0x00000F00 /* snapshot of rx state machine (OFDM) r_rx_sm */1464#define AR_PHY_BB_WD_RX_OFDM_SM_S 81465#define AR_PHY_BB_WD_RX_CCK_SM 0x0000F000 /* snapshot of rx state machine (CCK) r_rx_sm_cck */1466#define AR_PHY_BB_WD_RX_CCK_SM_S 121467#define AR_PHY_BB_WD_TX_OFDM_SM 0x000F0000 /* snapshot of tx state machine (OFDM) r_tx_sm */1468#define AR_PHY_BB_WD_TX_OFDM_SM_S 161469#define AR_PHY_BB_WD_TX_CCK_SM 0x00F00000 /* snapshot of tx state machine (CCK) r_tx_sm_cck */1470#define AR_PHY_BB_WD_TX_CCK_SM_S 201471#define AR_PHY_BB_WD_AGC_SM 0x0F000000 /* snapshot of AGC state machine r_agc_sm */1472#define AR_PHY_BB_WD_AGC_SM_S 241473#define AR_PHY_BB_WD_SRCH_SM 0xF0000000 /* snapshot of agc search state machine r_srch_sm */1474#define AR_PHY_BB_WD_SRCH_SM_S 2814751476#define AR_PHY_BB_WD_STATUS_CLR 0x00000008 /* write 0 to reset watchdog */147714781479/***** PAPRD *****/1480#define AR_PHY_PAPRD_AM2AM AR_CHAN_OFFSET(BB_paprd_am2am_mask)1481#define AR_PHY_PAPRD_AM2AM_MASK 0x01ffffff1482#define AR_PHY_PAPRD_AM2AM_MASK_S 014831484#define AR_PHY_PAPRD_AM2PM AR_CHAN_OFFSET(BB_paprd_am2pm_mask)1485#define AR_PHY_PAPRD_AM2PM_MASK 0x01ffffff1486#define AR_PHY_PAPRD_AM2PM_MASK_S 014871488#define AR_PHY_PAPRD_HT40 AR_CHAN_OFFSET(BB_paprd_ht40_mask)1489#define AR_PHY_PAPRD_HT40_MASK 0x01ffffff1490#define AR_PHY_PAPRD_HT40_MASK_S 014911492#define AR_PHY_PAPRD_CTRL0_B0 AR_CHAN_OFFSET(BB_paprd_ctrl0_b0)1493#define AR_PHY_PAPRD_CTRL0_B0_PAPRD_ENABLE_0 11494#define AR_PHY_PAPRD_CTRL0_B0_PAPRD_ENABLE_0_S 01495#define AR_PHY_PAPRD_CTRL0_B0_USE_SINGLE_TABLE_MASK 0x000000011496#define AR_PHY_PAPRD_CTRL0_B0_USE_SINGLE_TABLE_MASK_S 0x000000011497#define AR_PHY_PAPRD_CTRL0_B0_PAPRD_MAG_THRSH_0 0x1F1498#define AR_PHY_PAPRD_CTRL0_B0_PAPRD_MAG_THRSH_0_S 2714991500#define AR_PHY_PAPRD_CTRL1_B0 AR_CHAN_OFFSET(BB_paprd_ctrl1_b0)1501#define AR_PHY_PAPRD_CTRL1_B0_PAPRD_POWER_AT_AM2AM_CAL_0 0x3f1502#define AR_PHY_PAPRD_CTRL1_B0_PAPRD_POWER_AT_AM2AM_CAL_0_S 31503#define AR_PHY_PAPRD_CTRL1_B0_ADAPTIVE_AM2PM_ENABLE_0 11504#define AR_PHY_PAPRD_CTRL1_B0_ADAPTIVE_AM2PM_ENABLE_0_S 21505#define AR_PHY_PAPRD_CTRL1_B0_ADAPTIVE_AM2AM_ENABLE_0 11506#define AR_PHY_PAPRD_CTRL1_B0_ADAPTIVE_AM2AM_ENABLE_0_S 11507#define AR_PHY_PAPRD_CTRL1_B0_ADAPTIVE_SCALING_ENA 11508#define AR_PHY_PAPRD_CTRL1_B0_ADAPTIVE_SCALING_ENA_S 01509#define AR_PHY_PAPRD_CTRL1_B0_PA_GAIN_SCALE_FACT_0_MASK 0xFF1510#define AR_PHY_PAPRD_CTRL1_B0_PA_GAIN_SCALE_FACT_0_MASK_S 91511#define AR_PHY_PAPRD_CTRL1_B0_PAPRD_MAG_SCALE_FACT_0 0x7FF1512#define AR_PHY_PAPRD_CTRL1_B0_PAPRD_MAG_SCALE_FACT_0_S 1715131514#define AR_PHY_PAPRD_CTRL0_B1 AR_CHAN1_OFFSET(BB_paprd_ctrl0_b1)1515#define AR_PHY_PAPRD_CTRL0_B1_PAPRD_MAG_THRSH_1 0x1F1516#define AR_PHY_PAPRD_CTRL0_B1_PAPRD_MAG_THRSH_1_S 271517#define AR_PHY_PAPRD_CTRL0_B1_PAPRD_ADAPTIVE_USE_SINGLE_TABLE_1 11518#define AR_PHY_PAPRD_CTRL0_B1_PAPRD_ADAPTIVE_USE_SINGLE_TABLE_1_S 11519#define AR_PHY_PAPRD_CTRL0_B1_PAPRD_ENABLE_1 11520#define AR_PHY_PAPRD_CTRL0_B1_PAPRD_ENABLE_1_S 015211522#define AR_PHY_PAPRD_CTRL1_B1 AR_CHAN1_OFFSET(BB_paprd_ctrl1_b1)1523#define AR_PHY_PAPRD_CTRL1_B1_PAPRD_POWER_AT_AM2AM_CAL_1 0x3f1524#define AR_PHY_PAPRD_CTRL1_B1_PAPRD_POWER_AT_AM2AM_CAL_1_S 31525#define AR_PHY_PAPRD_CTRL1_B1_ADAPTIVE_AM2PM_ENABLE_1 11526#define AR_PHY_PAPRD_CTRL1_B1_ADAPTIVE_AM2PM_ENABLE_1_S 21527#define AR_PHY_PAPRD_CTRL1_B1_ADAPTIVE_AM2AM_ENABLE_1 11528#define AR_PHY_PAPRD_CTRL1_B1_ADAPTIVE_AM2AM_ENABLE_1_S 11529#define AR_PHY_PAPRD_CTRL1_B1_ADAPTIVE_SCALING_ENA 11530#define AR_PHY_PAPRD_CTRL1_B1_ADAPTIVE_SCALING_ENA_S 01531#define AR_PHY_PAPRD_CTRL1_B1_PA_GAIN_SCALE_FACT_1_MASK 0xFF1532#define AR_PHY_PAPRD_CTRL1_B1_PA_GAIN_SCALE_FACT_1_MASK_S 91533#define AR_PHY_PAPRD_CTRL1_B1_PAPRD_MAG_SCALE_FACT_1 0x7FF1534#define AR_PHY_PAPRD_CTRL1_B1_PAPRD_MAG_SCALE_FACT_1_S 1715351536#define AR_PHY_PAPRD_CTRL0_B2 AR_CHAN2_OFFSET(BB_paprd_ctrl0_b2)1537#define AR_PHY_PAPRD_CTRL0_B2_PAPRD_MAG_THRSH_2 0x1F1538#define AR_PHY_PAPRD_CTRL0_B2_PAPRD_MAG_THRSH_2_S 271539#define AR_PHY_PAPRD_CTRL0_B2_PAPRD_ADAPTIVE_USE_SINGLE_TABLE_2 11540#define AR_PHY_PAPRD_CTRL0_B2_PAPRD_ADAPTIVE_USE_SINGLE_TABLE_2_S 11541#define AR_PHY_PAPRD_CTRL0_B2_PAPRD_ENABLE_2 11542#define AR_PHY_PAPRD_CTRL0_B2_PAPRD_ENABLE_2_S 0154315441545#define AR_PHY_PAPRD_CTRL1_B2 AR_CHAN2_OFFSET(BB_paprd_ctrl1_b2)1546#define AR_PHY_PAPRD_CTRL1_B2_PAPRD_POWER_AT_AM2AM_CAL_2 0x3f1547#define AR_PHY_PAPRD_CTRL1_B2_PAPRD_POWER_AT_AM2AM_CAL_2_S 31548#define AR_PHY_PAPRD_CTRL1_B2_ADAPTIVE_AM2PM_ENABLE_2 11549#define AR_PHY_PAPRD_CTRL1_B2_ADAPTIVE_AM2PM_ENABLE_2_S 21550#define AR_PHY_PAPRD_CTRL1_B2_ADAPTIVE_AM2AM_ENABLE_2 11551#define AR_PHY_PAPRD_CTRL1_B2_ADAPTIVE_AM2AM_ENABLE_2_S 11552#define AR_PHY_PAPRD_CTRL1_B2_ADAPTIVE_SCALING_ENA 11553#define AR_PHY_PAPRD_CTRL1_B2_ADAPTIVE_SCALING_ENA_S 01554#define AR_PHY_PAPRD_CTRL1_B2_PA_GAIN_SCALE_FACT_2_MASK 0xFF1555#define AR_PHY_PAPRD_CTRL1_B2_PA_GAIN_SCALE_FACT_2_MASK_S 91556#define AR_PHY_PAPRD_CTRL1_B2_PAPRD_MAG_SCALE_FACT_2 0x7FF1557#define AR_PHY_PAPRD_CTRL1_B2_PAPRD_MAG_SCALE_FACT_2_S 1715581559#define AR_PHY_PAPRD_TRAINER_CNTL1 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_paprd_trainer_cntl1)1560#define AR_PHY_PAPRD_TRAINER_CNTL1_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_paprd_trainer_cntl1)1561#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_SKIP 0x3f1562#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_SKIP_S 121563#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_ENABLE 11564#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_LB_ENABLE_S 111565#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_TX_GAIN_FORCE 11566#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_TX_GAIN_FORCE_S 101567#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_RX_BB_GAIN_FORCE 11568#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_RX_BB_GAIN_FORCE_S 91569#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_IQCORR_ENABLE 11570#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_IQCORR_ENABLE_S 81571#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_AGC2_SETTLING 0x3F1572#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_PAPRD_AGC2_SETTLING_S 11573#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_CF_PAPRD_TRAIN_ENABLE 11574#define AR_PHY_PAPRD_TRAINER_CNTL1_CF_CF_PAPRD_TRAIN_ENABLE_S 015751576#define AR_PHY_PAPRD_TRAINER_CNTL2 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_paprd_trainer_cntl2)1577#define AR_PHY_PAPRD_TRAINER_CNTL2_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_paprd_trainer_cntl2)1578#define AR_PHY_PAPRD_TRAINER_CNTL2_CF_PAPRD_INIT_RX_BB_GAIN 0xFFFFFFFF1579#define AR_PHY_PAPRD_TRAINER_CNTL2_CF_PAPRD_INIT_RX_BB_GAIN_S 015801581#define AR_PHY_PAPRD_TRAINER_CNTL3 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_paprd_trainer_cntl3)1582#define AR_PHY_PAPRD_TRAINER_CNTL3_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_paprd_trainer_cntl3)1583#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_BBTXMIX_DISABLE 11584#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_BBTXMIX_DISABLE_S 291585#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_FINE_CORR_LEN 0xF1586#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_FINE_CORR_LEN_S 241587#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN 0xF1588#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN_S 201589#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN 0xF1590#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_COARSE_CORR_LEN_S 201591#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_NUM_CORR_STAGES 0x71592#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_NUM_CORR_STAGES_S 171593#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_MIN_LOOPBACK_DEL 0x1F1594#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_MIN_LOOPBACK_DEL_S 121595#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_QUICK_DROP 0x3F1596#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_QUICK_DROP_S 61597#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_ADC_DESIRED_SIZE 0x3F1598#define AR_PHY_PAPRD_TRAINER_CNTL3_CF_PAPRD_ADC_DESIRED_SIZE_S 015991600#define AR_PHY_PAPRD_TRAINER_CNTL4 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_paprd_trainer_cntl4)1601#define AR_PHY_PAPRD_TRAINER_CNTL4_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_paprd_trainer_cntl4)1602#define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_NUM_TRAIN_SAMPLES 0x3FF1603#define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_NUM_TRAIN_SAMPLES_S 161604#define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_SAFETY_DELTA 0xF1605#define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_SAFETY_DELTA_S 121606#define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_MIN_CORR 0xFFF1607#define AR_PHY_PAPRD_TRAINER_CNTL4_CF_PAPRD_MIN_CORR_S 016081609#define AR_PHY_PAPRD_PRE_POST_SCALE_0_B0 AR_CHAN_OFFSET(BB_paprd_pre_post_scale_0_b0)1610#define AR_PHY_PAPRD_PRE_POST_SCALE_0_B0_PAPRD_PRE_POST_SCALING_0_0 0x3FFFF1611#define AR_PHY_PAPRD_PRE_POST_SCALE_0_B0_PAPRD_PRE_POST_SCALING_0_0_S 016121613#define AR_PHY_PAPRD_PRE_POST_SCALE_1_B0 AR_CHAN_OFFSET(BB_paprd_pre_post_scale_1_b0)1614#define AR_PHY_PAPRD_PRE_POST_SCALE_1_B0_PAPRD_PRE_POST_SCALING_1_0 0x3FFFF1615#define AR_PHY_PAPRD_PRE_POST_SCALE_1_B0_PAPRD_PRE_POST_SCALING_1_0_S 016161617#define AR_PHY_PAPRD_PRE_POST_SCALE_2_B0 AR_CHAN_OFFSET(BB_paprd_pre_post_scale_2_b0)1618#define AR_PHY_PAPRD_PRE_POST_SCALE_2_B0_PAPRD_PRE_POST_SCALING_2_0 0x3FFFF1619#define AR_PHY_PAPRD_PRE_POST_SCALE_2_B0_PAPRD_PRE_POST_SCALING_2_0_S 016201621#define AR_PHY_PAPRD_PRE_POST_SCALE_3_B0 AR_CHAN_OFFSET(BB_paprd_pre_post_scale_3_b0)1622#define AR_PHY_PAPRD_PRE_POST_SCALE_3_B0_PAPRD_PRE_POST_SCALING_3_0 0x3FFFF1623#define AR_PHY_PAPRD_PRE_POST_SCALE_3_B0_PAPRD_PRE_POST_SCALING_3_0_S 016241625#define AR_PHY_PAPRD_PRE_POST_SCALE_4_B0 AR_CHAN_OFFSET(BB_paprd_pre_post_scale_4_b0)1626#define AR_PHY_PAPRD_PRE_POST_SCALE_4_B0_PAPRD_PRE_POST_SCALING_4_0 0x3FFFF1627#define AR_PHY_PAPRD_PRE_POST_SCALE_4_B0_PAPRD_PRE_POST_SCALING_4_0_S 016281629#define AR_PHY_PAPRD_PRE_POST_SCALE_5_B0 AR_CHAN_OFFSET(BB_paprd_pre_post_scale_5_b0)1630#define AR_PHY_PAPRD_PRE_POST_SCALE_5_B0_PAPRD_PRE_POST_SCALING_5_0 0x3FFFF1631#define AR_PHY_PAPRD_PRE_POST_SCALE_5_B0_PAPRD_PRE_POST_SCALING_5_0_S 016321633#define AR_PHY_PAPRD_PRE_POST_SCALE_6_B0 AR_CHAN_OFFSET(BB_paprd_pre_post_scale_6_b0)1634#define AR_PHY_PAPRD_PRE_POST_SCALE_6_B0_PAPRD_PRE_POST_SCALING_6_0 0x3FFFF1635#define AR_PHY_PAPRD_PRE_POST_SCALE_6_B0_PAPRD_PRE_POST_SCALING_6_0_S 016361637#define AR_PHY_PAPRD_PRE_POST_SCALE_7_B0 AR_CHAN_OFFSET(BB_paprd_pre_post_scale_7_b0)1638#define AR_PHY_PAPRD_PRE_POST_SCALE_7_B0_PAPRD_PRE_POST_SCALING_7_0 0x3FFFF1639#define AR_PHY_PAPRD_PRE_POST_SCALE_7_B0_PAPRD_PRE_POST_SCALING_7_0_S 016401641#define AR_PHY_PAPRD_TRAINER_STAT1 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_paprd_trainer_stat1)1642#define AR_PHY_PAPRD_TRAINER_STAT1_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_paprd_trainer_stat1)1643#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_AGC2_PWR 0xff1644#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_AGC2_PWR_S 91645#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_RX_GAIN_IDX 0x1f1646#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_RX_GAIN_IDX_S 41647#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_ACTIVE 0x11648#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_ACTIVE_S 31649#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_CORR_ERR 0x11650#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_CORR_ERR_S 21651#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_INCOMPLETE 0x11652#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_INCOMPLETE_S 11653#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_DONE 11654#define AR_PHY_PAPRD_TRAINER_STAT1_PAPRD_TRAIN_DONE_S 016551656#define AR_PHY_PAPRD_TRAINER_STAT2 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_paprd_trainer_stat2)1657#define AR_PHY_PAPRD_TRAINER_STAT2_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_paprd_trainer_stat2)1658#define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_IDX 0x31659#define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_IDX_S 211660#define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_COARSE_IDX 0x1F1661#define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_COARSE_IDX_S 161662#define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_VAL 0xffff1663#define AR_PHY_PAPRD_TRAINER_STAT2_PAPRD_FINE_VAL_S 016641665#define AR_PHY_PAPRD_TRAINER_STAT3 AR_SM_OFFSET(overlay_0xa580.Osprey.BB_paprd_trainer_stat3)1666#define AR_PHY_PAPRD_TRAINER_STAT3_POSEIDON AR_SM_OFFSET(overlay_0xa580.Poseidon.BB_paprd_trainer_stat3)1667#define AR_PHY_PAPRD_TRAINER_STAT3_PAPRD_TRAIN_SAMPLES_CNT 0xfffff1668#define AR_PHY_PAPRD_TRAINER_STAT3_PAPRD_TRAIN_SAMPLES_CNT_S 016691670#define AR_PHY_TPC_12 AR_SM_OFFSET(BB_tpc_12)1671#define AR_PHY_TPC_12_DESIRED_SCALE_HT40_5 0x1F1672#define AR_PHY_TPC_12_DESIRED_SCALE_HT40_5_S 2516731674#define AR_PHY_TPC_19_ALT_ALPHA_VOLT 0x1f1675#define AR_PHY_TPC_19_ALT_ALPHA_VOLT_S 1616761677#define AR_PHY_TPC_18_ALT_THERM_CAL_VALUE 0xff1678#define AR_PHY_TPC_18_ALT_THERM_CAL_VALUE_S 016791680#define AR_PHY_TPC_18_ALT_VOLT_CAL_VALUE 0xff1681#define AR_PHY_TPC_18_ALT_VOLT_CAL_VALUE_S 816821683#define AR_PHY_THERM_ADC_4 AR_SM_OFFSET(BB_therm_adc_4)1684#define AR_PHY_THERM_ADC_4_LATEST_THERM_VALUE 0xFF1685#define AR_PHY_THERM_ADC_4_LATEST_THERM_VALUE_S 01686#define AR_PHY_THERM_ADC_4_LATEST_VOLT_VALUE 0xFF1687#define AR_PHY_THERM_ADC_4_LATEST_VOLT_VALUE_S 8168816891690#define AR_PHY_TPC_11_B0 AR_SM_OFFSET(BB_tpc_11_b0)1691#define AR_PHY_TPC_11_B0_OLPC_GAIN_DELTA_0 0xFF1692#define AR_PHY_TPC_11_B0_OLPC_GAIN_DELTA_0_S 1616931694#define AR_PHY_TPC_11_B1 AR_SM1_OFFSET(BB_tpc_11_b1)1695#define AR_PHY_TPC_11_B1_OLPC_GAIN_DELTA_1 0xFF1696#define AR_PHY_TPC_11_B1_OLPC_GAIN_DELTA_1_S 1616971698#define AR_PHY_TPC_11_B2 AR_SM2_OFFSET(BB_tpc_11_b2)1699#define AR_PHY_TPC_11_B2_OLPC_GAIN_DELTA_2 0xFF1700#define AR_PHY_TPC_11_B2_OLPC_GAIN_DELTA_2_S 16170117021703#define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB1DBGAIN 0x71704#define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB1DBGAIN_S 11705#define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB6DBGAIN 0x31706#define AR_PHY_TX_FORCED_GAIN_FORCED_TXBB6DBGAIN_S 41707#define AR_PHY_TX_FORCED_GAIN_FORCED_TXMXRGAIN 0xf1708#define AR_PHY_TX_FORCED_GAIN_FORCED_TXMXRGAIN_S 61709#define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNA 0xf1710#define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNA_S 101711#define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNB 0xf1712#define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNB_S 141713#define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNC 0xf1714#define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGNC_S 181715#define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGND 0x31716#define AR_PHY_TX_FORCED_GAIN_FORCED_PADRVGND_S 221717#define AR_PHY_TX_FORCED_GAIN_FORCED_ENABLE_PAL 11718#define AR_PHY_TX_FORCED_GAIN_FORCED_ENABLE_PAL_S 241719#define AR_PHY_TX_FORCED_GAIN_FORCE_TX_GAIN 11720#define AR_PHY_TX_FORCED_GAIN_FORCE_TX_GAIN_S 017211722#define AR_PHY_TPC_1 AR_SM_OFFSET(BB_tpc_1)1723#define AR_PHY_TPC_1_FORCED_DAC_GAIN 0x1f1724#define AR_PHY_TPC_1_FORCED_DAC_GAIN_S 11725#define AR_PHY_TPC_1_FORCE_DAC_GAIN 11726#define AR_PHY_TPC_1_FORCE_DAC_GAIN_S 017271728#define AR_PHY_CHAN_INFO_MEMORY_CHANINFOMEM_S2_READ 11729#define AR_PHY_CHAN_INFO_MEMORY_CHANINFOMEM_S2_READ_S 317301731#define AR_PHY_PAPRD_MEM_TAB_B0 AR_CHAN_OFFSET(BB_paprd_mem_tab_b0)1732#define AR_PHY_PAPRD_MEM_TAB_B1 AR_CHAN1_OFFSET(BB_paprd_mem_tab_b1)1733#define AR_PHY_PAPRD_MEM_TAB_B2 AR_CHAN2_OFFSET(BB_paprd_mem_tab_b2)17341735#define AR_PHY_PA_GAIN123_B0 AR_CHAN_OFFSET(BB_pa_gain123_b0)1736#define AR_PHY_PA_GAIN123_B0_PA_GAIN1_0 0x3FF1737#define AR_PHY_PA_GAIN123_B0_PA_GAIN1_0_S 017381739#define AR_PHY_PA_GAIN123_B1 AR_CHAN1_OFFSET(BB_pa_gain123_b1)1740#define AR_PHY_PA_GAIN123_B1_PA_GAIN1_1 0x3FF1741#define AR_PHY_PA_GAIN123_B1_PA_GAIN1_1_S 017421743#define AR_PHY_PA_GAIN123_B2 AR_CHAN2_OFFSET(BB_pa_gain123_b2)1744#define AR_PHY_PA_GAIN123_B2_PA_GAIN1_2 0x3FF1745#define AR_PHY_PA_GAIN123_B2_PA_GAIN1_2_S 017461747//Legacy 54M1748#define AR_PHY_POWERTX_RATE2 AR_SM_OFFSET(BB_powertx_rate2)1749#define AR_PHY_POWERTX_RATE2_POWERTX54M_7 0x3F1750#define AR_PHY_POWERTX_RATE2_POWERTX54M_7_S 2417511752#define AR_PHY_POWERTX_RATE5 AR_SM_OFFSET(BB_powertx_rate5)1753#define AR_PHY_POWERTX_RATE5_POWERTXHT20_0 0x3F1754#define AR_PHY_POWERTX_RATE5_POWERTXHT20_0_S 01755//HT20 MCS51756#define AR_PHY_POWERTX_RATE5_POWERTXHT20_3 0x3F1757#define AR_PHY_POWERTX_RATE5_POWERTXHT20_3_S 2417581759//HT20 MCS71760#define AR_PHY_POWERTX_RATE6 AR_SM_OFFSET(BB_powertx_rate6)1761#define AR_PHY_POWERTX_RATE6_POWERTXHT20_5 0x3F1762#define AR_PHY_POWERTX_RATE6_POWERTXHT20_5_S 81763//HT20 MCS61764#define AR_PHY_POWERTX_RATE6_POWERTXHT20_4 0x3F1765#define AR_PHY_POWERTX_RATE6_POWERTXHT20_4_S 017661767#define AR_PHY_POWERTX_RATE7 AR_SM_OFFSET(BB_powertx_rate7)1768//HT40 MCS51769#define AR_PHY_POWERTX_RATE7_POWERTXHT40_3 0x3F1770#define AR_PHY_POWERTX_RATE7_POWERTXHT40_3_S 2417711772//HT40 MCS71773#define AR_PHY_POWERTX_RATE8 AR_SM_OFFSET(BB_powertx_rate8)1774#define AR_PHY_POWERTX_RATE8_POWERTXHT40_5 0x3F1775#define AR_PHY_POWERTX_RATE8_POWERTXHT40_5_S 81776//HT40 MCS61777#define AR_PHY_POWERTX_RATE8_POWERTXHT40_4 0x3F1778#define AR_PHY_POWERTX_RATE8_POWERTXHT40_4_S 017791780//HT20 MCS151781#define AR_PHY_POWERTX_RATE10 AR_SM_OFFSET(BB_powertx_rate10)1782#define AR_PHY_POWERTX_RATE10_POWERTXHT20_9 0x3F1783#define AR_PHY_POWERTX_RATE10_POWERTXHT20_9_S 817841785//HT20 MCS231786#define AR_PHY_POWERTX_RATE11 AR_SM_OFFSET(BB_powertx_rate11)1787#define AR_PHY_POWERTX_RATE11_POWERTXHT20_13 0x3F1788#define AR_PHY_POWERTX_RATE11_POWERTXHT20_13_S 817891790#define AR_PHY_CL_TAB_0_CL_GAIN_MOD 0x1F1791#define AR_PHY_CL_TAB_0_CL_GAIN_MOD_S 017921793#define AR_PHY_CL_TAB_1_CL_GAIN_MOD 0x1F1794#define AR_PHY_CL_TAB_1_CL_GAIN_MOD_S 017951796#define AR_PHY_CL_TAB_2_CL_GAIN_MOD 0x1F1797#define AR_PHY_CL_TAB_2_CL_GAIN_MOD_S 017981799/*1800* Hornet/Poseidon Analog Registers1801*/1802#define AR_HORNET_CH0_TOP AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_TOP)1803#define AR_HORNET_CH0_TOP2 AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_TOP2)1804#define AR_HORNET_CH0_TOP2_XPABIASLVL 0xf0001805#define AR_HORNET_CH0_TOP2_XPABIASLVL_S 1218061807#define AR_SCORPION_CH0_TOP AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_TOP)1808#define AR_SCORPION_CH0_TOP_XPABIASLVL 0x3c01809#define AR_SCORPION_CH0_TOP_XPABIASLVL_S 618101811#define AR_SCORPION_CH0_XTAL AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_XTAL)18121813#define AR_HORNET_CH0_THERM AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_THERM)18141815#define AR_HORNET_CH0_XTAL AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_XTAL)1816#define AR_HORNET_CHO_XTAL_CAPINDAC 0x7F0000001817#define AR_HORNET_CHO_XTAL_CAPINDAC_S 241818#define AR_HORNET_CHO_XTAL_CAPOUTDAC 0x00FE00001819#define AR_HORNET_CHO_XTAL_CAPOUTDAC_S 1718201821#define AR_HORNET_CH0_DDR_DPLL2 AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_DDR_DPLL2)1822#define AR_HORNET_CH0_DDR_DPLL3 AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_DDR_DPLL3)1823#define AR_PHY_CCA_NOM_VAL_HORNET_2GHZ -11818241825#define AR_PHY_BB_DPLL1 AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_BB_DPLL1)1826#define AR_PHY_BB_DPLL1_REFDIV 0xF80000001827#define AR_PHY_BB_DPLL1_REFDIV_S 271828#define AR_PHY_BB_DPLL1_NINI 0x07FC00001829#define AR_PHY_BB_DPLL1_NINI_S 181830#define AR_PHY_BB_DPLL1_NFRAC 0x0003FFFF1831#define AR_PHY_BB_DPLL1_NFRAC_S 018321833#define AR_PHY_BB_DPLL2 AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_BB_DPLL2)1834#define AR_PHY_BB_DPLL2_RANGE 0x800000001835#define AR_PHY_BB_DPLL2_RANGE_S 311836#define AR_PHY_BB_DPLL2_LOCAL_PLL 0x400000001837#define AR_PHY_BB_DPLL2_LOCAL_PLL_S 301838#define AR_PHY_BB_DPLL2_KI 0x3C0000001839#define AR_PHY_BB_DPLL2_KI_S 261840#define AR_PHY_BB_DPLL2_KD 0x03F800001841#define AR_PHY_BB_DPLL2_KD_S 191842#define AR_PHY_BB_DPLL2_EN_NEGTRIG 0x000400001843#define AR_PHY_BB_DPLL2_EN_NEGTRIG_S 181844#define AR_PHY_BB_DPLL2_SEL_1SDM 0x000200001845#define AR_PHY_BB_DPLL2_SEL_1SDM_S 171846#define AR_PHY_BB_DPLL2_PLL_PWD 0x000100001847#define AR_PHY_BB_DPLL2_PLL_PWD_S 161848#define AR_PHY_BB_DPLL2_OUTDIV 0x0000E0001849#define AR_PHY_BB_DPLL2_OUTDIV_S 131850#define AR_PHY_BB_DPLL2_DELTA 0x00001F801851#define AR_PHY_BB_DPLL2_DELTA_S 71852#define AR_PHY_BB_DPLL2_SPARE 0x0000007F1853#define AR_PHY_BB_DPLL2_SPARE_S 018541855#define AR_PHY_BB_DPLL3 AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_BB_DPLL3)1856#define AR_PHY_BB_DPLL3_MEAS_AT_TXON 0x800000001857#define AR_PHY_BB_DPLL3_MEAS_AT_TXON_S 311858#define AR_PHY_BB_DPLL3_DO_MEAS 0x400000001859#define AR_PHY_BB_DPLL3_DO_MEAS_S 301860#define AR_PHY_BB_DPLL3_PHASE_SHIFT 0x3F8000001861#define AR_PHY_BB_DPLL3_PHASE_SHIFT_S 231862#define AR_PHY_BB_DPLL3_SQSUM_DVC 0x007FFFF81863#define AR_PHY_BB_DPLL3_SQSUM_DVC_S 31864#define AR_PHY_BB_DPLL3_SPARE 0x000000071865#define AR_PHY_BB_DPLL3_SPARE_S 0x018661867#define AR_PHY_BB_DPLL4 AR_PHY_65NM(overlay_0x16180.Poseidon.ch0_BB_DPLL4)1868#define AR_PHY_BB_DPLL4_MEAN_DVC 0xFFE000001869#define AR_PHY_BB_DPLL4_MEAN_DVC_S 211870#define AR_PHY_BB_DPLL4_VC_MEAS0 0x001FFFF01871#define AR_PHY_BB_DPLL4_VC_MEAS0_S 41872#define AR_PHY_BB_DPLL4_MEAS_DONE 0x000000081873#define AR_PHY_BB_DPLL4_MEAS_DONE_S 31874#define AR_PHY_BB_DPLL4_SPARE 0x000000071875#define AR_PHY_BB_DPLL4_SPARE_S 018761877/*1878* Wasp Analog Registers1879*/1880#define AR_PHY_PLL_CONTROL AR_PHY_65NM(overlay_0x16180.Osprey.ch0_pll_cntl)1881#define AR_PHY_PLL_MODE AR_PHY_65NM(overlay_0x16180.Osprey.ch0_pll_mode)1882#define AR_PHY_PLL_BB_DPLL3 AR_PHY_65NM(overlay_0x16180.Osprey.ch0_bb_dpll3)1883#define AR_PHY_PLL_BB_DPLL4 AR_PHY_65NM(overlay_0x16180.Osprey.ch0_bb_dpll4)18841885/*1886* Wasp/Hornet PHY USB PLL control1887*/1888#define AR_PHY_USB_CTRL1 0x16c841889#define AR_PHY_USB_CTRL2 0x16c8818901891/*1892* PMU Register Map1893*/1894#define AR_PHY_PMU(_field) offsetof(struct pmu_reg, _field)1895#define AR_PHY_PMU1 AR_PHY_PMU(ch0_PMU1)1896#define AR_PHY_PMU2 AR_PHY_PMU(ch0_PMU2)1897#define AR_PHY_JUPITER_PMU(_field) offsetof(struct radio65_reg, _field)1898#define AR_PHY_PMU1_JUPITER AR_PHY_JUPITER_PMU(overlay_0x16180.Jupiter.ch0_PMU1)1899#define AR_PHY_PMU2_JUPITER AR_PHY_JUPITER_PMU(overlay_0x16180.Jupiter.ch0_PMU2)19001901/*1902* GLB Register Map1903*/1904#define AR_PHY_GLB(_field) offsetof(struct glb_reg, _field)1905#define AR_PHY_GLB_CONTROL_JUPITER AR_PHY_GLB(overlap_0x20044.Jupiter.GLB_CONTROL)19061907/*1908* PMU Field Definitions1909*/1910/* ch0_PMU1 */1911#define AR_PHY_PMU1_PWD 0x00000001 /* power down switch regulator */1912#define AR_PHY_PMU1_PWD_S 019131914/* ch0_PMU2 */1915#define AR_PHY_PMU2_PGM 0x002000001916#define AR_PHY_PMU2_PGM_S 2119171918/* ch0_PHY_CTRL2 */1919#define AR_PHY_CTRL2_TX_MAN_CAL 0x03C000001920#define AR_PHY_CTRL2_TX_MAN_CAL_S 221921#define AR_PHY_CTRL2_TX_CAL_SEL 0x002000001922#define AR_PHY_CTRL2_TX_CAL_SEL_S 211923#define AR_PHY_CTRL2_TX_CAL_EN 0x001000001924#define AR_PHY_CTRL2_TX_CAL_EN_S 2019251926#define PCIE_CO_ERR_CTR_CTRL 0x40e81927#define PCIE_CO_ERR_CTR_CTR0 0x40e01928#define PCIE_CO_ERR_CTR_CTR1 0x40e4192919301931#define RCVD_ERR_CTR_RUN 0x00011932#define RCVD_ERR_CTR_AUTO_STOP 0x00021933#define BAD_TLP_ERR_CTR_RUN 0x00041934#define BAD_TLP_ERR_CTR_AUTO_STOP 0x00081935#define BAD_DLLP_ERR_CTR_RUN 0x00101936#define BAD_DLLP_ERR_CTR_AUTO_STOP 0x00201937#define RPLY_TO_ERR_CTR_RUN 0x00401938#define RPLY_TO_ERR_CTR_AUTO_STOP 0x00801939#define RPLY_NUM_RO_ERR_CTR_RUN 0x01001940#define RPLY_NUM_RO_ERR_CTR_AUTO_STOP 0x020019411942#define RCVD_ERR_MASK 0x000000ff1943#define RCVD_ERR_MASK_S 01944#define BAD_TLP_ERR_MASK 0x0000ff001945#define BAD_TLP_ERR_MASK_S 81946#define BAD_DLLP_ERR_MASK 0x00ff00001947#define BAD_DLLP_ERR_MASK_S 1619481949#define RPLY_TO_ERR_MASK 0x000000ff1950#define RPLY_TO_ERR_MASK_S 01951#define RPLY_NUM_RO_ERR_MASK 0x0000ff001952#define RPLY_NUM_RO_ERR_MASK_S 819531954#define AR_MERLIN_RADIO_SYNTH4 offsetof(struct merlin2_0_radio_reg_map, SYNTH4)1955#define AR_MERLIN_RADIO_SYNTH6 offsetof(struct merlin2_0_radio_reg_map, SYNTH6)1956#define AR_MERLIN_RADIO_SYNTH7 offsetof(struct merlin2_0_radio_reg_map, SYNTH7)1957#define AR_MERLIN_RADIO_TOP0 offsetof(struct merlin2_0_radio_reg_map, TOP0)1958#define AR_MERLIN_RADIO_TOP1 offsetof(struct merlin2_0_radio_reg_map, TOP1)1959#define AR_MERLIN_RADIO_TOP2 offsetof(struct merlin2_0_radio_reg_map, TOP2)1960#define AR_MERLIN_RADIO_TOP3 offsetof(struct merlin2_0_radio_reg_map, TOP3)1961#endif /* _ATH_AR9300PHY_H_ */196219631964