Path: blob/main/sys/contrib/dev/athk/ath12k/hal_tx.c
48378 views
// SPDX-License-Identifier: BSD-3-Clause-Clear1/*2* Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.3* Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.4*/56#include "hal_desc.h"7#include "hal.h"8#include "hal_tx.h"9#include "hif.h"1011#define DSCP_TID_MAP_TBL_ENTRY_SIZE 641213/* dscp_tid_map - Default DSCP-TID mapping14*=================15* DSCP TID16*=================17* 000xxx 018* 001xxx 119* 010xxx 220* 011xxx 321* 100xxx 422* 101xxx 523* 110xxx 624* 111xxx 725*/26static inline u8 dscp2tid(u8 dscp)27{28return dscp >> 3;29}3031void ath12k_hal_tx_cmd_desc_setup(struct ath12k_base *ab,32struct hal_tcl_data_cmd *tcl_cmd,33struct hal_tx_info *ti)34{35tcl_cmd->buf_addr_info.info0 =36le32_encode_bits(ti->paddr, BUFFER_ADDR_INFO0_ADDR);37tcl_cmd->buf_addr_info.info1 =38le32_encode_bits(((uint64_t)ti->paddr >> HAL_ADDR_MSB_REG_SHIFT),39BUFFER_ADDR_INFO1_ADDR);40tcl_cmd->buf_addr_info.info1 |=41le32_encode_bits((ti->rbm_id), BUFFER_ADDR_INFO1_RET_BUF_MGR) |42le32_encode_bits(ti->desc_id, BUFFER_ADDR_INFO1_SW_COOKIE);4344tcl_cmd->info0 =45le32_encode_bits(ti->type, HAL_TCL_DATA_CMD_INFO0_DESC_TYPE) |46le32_encode_bits(ti->bank_id, HAL_TCL_DATA_CMD_INFO0_BANK_ID);4748tcl_cmd->info1 =49le32_encode_bits(ti->meta_data_flags,50HAL_TCL_DATA_CMD_INFO1_CMD_NUM);5152tcl_cmd->info2 = cpu_to_le32(ti->flags0) |53le32_encode_bits(ti->data_len, HAL_TCL_DATA_CMD_INFO2_DATA_LEN) |54le32_encode_bits(ti->pkt_offset, HAL_TCL_DATA_CMD_INFO2_PKT_OFFSET);5556tcl_cmd->info3 = cpu_to_le32(ti->flags1) |57le32_encode_bits(ti->tid, HAL_TCL_DATA_CMD_INFO3_TID) |58le32_encode_bits(ti->lmac_id, HAL_TCL_DATA_CMD_INFO3_PMAC_ID) |59le32_encode_bits(ti->vdev_id, HAL_TCL_DATA_CMD_INFO3_VDEV_ID);6061tcl_cmd->info4 = le32_encode_bits(ti->bss_ast_idx,62HAL_TCL_DATA_CMD_INFO4_SEARCH_INDEX) |63le32_encode_bits(ti->bss_ast_hash,64HAL_TCL_DATA_CMD_INFO4_CACHE_SET_NUM);65tcl_cmd->info5 = 0;66}6768void ath12k_hal_tx_set_dscp_tid_map(struct ath12k_base *ab, int id)69{70u32 ctrl_reg_val;71u32 addr;72u8 hw_map_val[HAL_DSCP_TID_TBL_SIZE], dscp, tid;73int i;74u32 value;7576ctrl_reg_val = ath12k_hif_read32(ab, HAL_SEQ_WCSS_UMAC_TCL_REG +77HAL_TCL1_RING_CMN_CTRL_REG);78/* Enable read/write access */79ctrl_reg_val |= HAL_TCL1_RING_CMN_CTRL_DSCP_TID_MAP_PROG_EN;80ath12k_hif_write32(ab, HAL_SEQ_WCSS_UMAC_TCL_REG +81HAL_TCL1_RING_CMN_CTRL_REG, ctrl_reg_val);8283addr = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL1_RING_DSCP_TID_MAP +84(4 * id * (HAL_DSCP_TID_TBL_SIZE / 4));8586/* Configure each DSCP-TID mapping in three bits there by configure87* three bytes in an iteration.88*/89for (i = 0, dscp = 0; i < HAL_DSCP_TID_TBL_SIZE; i += 3) {90tid = dscp2tid(dscp);91value = u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP0);92dscp++;9394tid = dscp2tid(dscp);95value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP1);96dscp++;9798tid = dscp2tid(dscp);99value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP2);100dscp++;101102tid = dscp2tid(dscp);103value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP3);104dscp++;105106tid = dscp2tid(dscp);107value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP4);108dscp++;109110tid = dscp2tid(dscp);111value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP5);112dscp++;113114tid = dscp2tid(dscp);115value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP6);116dscp++;117118tid = dscp2tid(dscp);119value |= u32_encode_bits(tid, HAL_TCL1_RING_FIELD_DSCP_TID_MAP7);120dscp++;121122memcpy(&hw_map_val[i], &value, 3);123}124125for (i = 0; i < HAL_DSCP_TID_TBL_SIZE; i += 4) {126ath12k_hif_write32(ab, addr, *(u32 *)&hw_map_val[i]);127addr += 4;128}129130/* Disable read/write access */131ctrl_reg_val = ath12k_hif_read32(ab, HAL_SEQ_WCSS_UMAC_TCL_REG +132HAL_TCL1_RING_CMN_CTRL_REG);133ctrl_reg_val &= ~HAL_TCL1_RING_CMN_CTRL_DSCP_TID_MAP_PROG_EN;134ath12k_hif_write32(ab, HAL_SEQ_WCSS_UMAC_TCL_REG +135HAL_TCL1_RING_CMN_CTRL_REG,136ctrl_reg_val);137}138139void ath12k_hal_tx_configure_bank_register(struct ath12k_base *ab, u32 bank_config,140u8 bank_id)141{142ath12k_hif_write32(ab, HAL_TCL_SW_CONFIG_BANK_ADDR + 4 * bank_id,143bank_config);144}145146147