Path: blob/main/sys/contrib/dev/athk/ath12k/hal_tx.h
48375 views
/* SPDX-License-Identifier: BSD-3-Clause-Clear */1/*2* Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.3* Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.4*/56#ifndef ATH12K_HAL_TX_H7#define ATH12K_HAL_TX_H89#include "hal_desc.h"10#include "core.h"1112#define HAL_TX_ADDRX_EN 113#define HAL_TX_ADDRY_EN 21415#define HAL_TX_ADDR_SEARCH_DEFAULT 016#define HAL_TX_ADDR_SEARCH_INDEX 11718/* TODO: check all these data can be managed with struct ath12k_tx_desc_info for perf */19struct hal_tx_info {20u16 meta_data_flags; /* %HAL_TCL_DATA_CMD_INFO0_META_ */21u8 ring_id;22u8 rbm_id;23u32 desc_id;24enum hal_tcl_desc_type type;25enum hal_tcl_encap_type encap_type;26dma_addr_t paddr;27u32 data_len;28u32 pkt_offset;29enum hal_encrypt_type encrypt_type;30u32 flags0; /* %HAL_TCL_DATA_CMD_INFO1_ */31u32 flags1; /* %HAL_TCL_DATA_CMD_INFO2_ */32u16 addr_search_flags; /* %HAL_TCL_DATA_CMD_INFO0_ADDR(X/Y)_ */33u16 bss_ast_hash;34u16 bss_ast_idx;35u8 tid;36u8 search_type; /* %HAL_TX_ADDR_SEARCH_ */37u8 lmac_id;38u8 vdev_id;39u8 dscp_tid_tbl_idx;40bool enable_mesh;41int bank_id;42};4344/* TODO: Check if the actual desc macros can be used instead */45#define HAL_TX_STATUS_FLAGS_FIRST_MSDU BIT(0)46#define HAL_TX_STATUS_FLAGS_LAST_MSDU BIT(1)47#define HAL_TX_STATUS_FLAGS_MSDU_IN_AMSDU BIT(2)48#define HAL_TX_STATUS_FLAGS_RATE_STATS_VALID BIT(3)49#define HAL_TX_STATUS_FLAGS_RATE_LDPC BIT(4)50#define HAL_TX_STATUS_FLAGS_RATE_STBC BIT(5)51#define HAL_TX_STATUS_FLAGS_OFDMA BIT(6)5253#define HAL_TX_STATUS_DESC_LEN sizeof(struct hal_wbm_release_ring)5455/* Tx status parsed from srng desc */56struct hal_tx_status {57enum hal_wbm_rel_src_module buf_rel_source;58enum hal_wbm_tqm_rel_reason status;59u8 ack_rssi;60u32 flags; /* %HAL_TX_STATUS_FLAGS_ */61u32 ppdu_id;62u8 try_cnt;63u8 tid;64u16 peer_id;65u32 rate_stats;66};6768#define HAL_TX_PHY_DESC_INFO0_BF_TYPE GENMASK(17, 16)69#define HAL_TX_PHY_DESC_INFO0_PREAMBLE_11B BIT(20)70#define HAL_TX_PHY_DESC_INFO0_PKT_TYPE GENMASK(24, 21)71#define HAL_TX_PHY_DESC_INFO0_BANDWIDTH GENMASK(30, 28)72#define HAL_TX_PHY_DESC_INFO1_MCS GENMASK(3, 0)73#define HAL_TX_PHY_DESC_INFO1_STBC BIT(6)74#define HAL_TX_PHY_DESC_INFO2_NSS GENMASK(23, 21)75#define HAL_TX_PHY_DESC_INFO3_AP_PKT_BW GENMASK(6, 4)76#define HAL_TX_PHY_DESC_INFO3_LTF_SIZE GENMASK(20, 19)77#define HAL_TX_PHY_DESC_INFO3_ACTIVE_CHANNEL GENMASK(17, 15)7879struct hal_tx_phy_desc {80__le32 info0;81__le32 info1;82__le32 info2;83__le32 info3;84} __packed;8586#define HAL_TX_FES_STAT_PROT_INFO0_STRT_FRM_TS_15_0 GENMASK(15, 0)87#define HAL_TX_FES_STAT_PROT_INFO0_STRT_FRM_TS_31_16 GENMASK(31, 16)88#define HAL_TX_FES_STAT_PROT_INFO1_END_FRM_TS_15_0 GENMASK(15, 0)89#define HAL_TX_FES_STAT_PROT_INFO1_END_FRM_TS_31_16 GENMASK(31, 16)9091struct hal_tx_fes_status_prot {92__le64 reserved;93__le32 info0;94__le32 info1;95__le32 reserved1[11];96} __packed;9798#define HAL_TX_FES_STAT_USR_PPDU_INFO0_DURATION GENMASK(15, 0)99100struct hal_tx_fes_status_user_ppdu {101__le64 reserved;102__le32 info0;103__le32 reserved1[3];104} __packed;105106#define HAL_TX_FES_STAT_STRT_INFO0_PROT_TS_LOWER_32 GENMASK(31, 0)107#define HAL_TX_FES_STAT_STRT_INFO1_PROT_TS_UPPER_32 GENMASK(31, 0)108109struct hal_tx_fes_status_start_prot {110__le32 info0;111__le32 info1;112__le64 reserved;113} __packed;114115#define HAL_TX_FES_STATUS_START_INFO0_MEDIUM_PROT_TYPE GENMASK(29, 27)116117struct hal_tx_fes_status_start {118__le32 reserved;119__le32 info0;120__le64 reserved1;121} __packed;122123#define HAL_TX_Q_EXT_INFO0_FRAME_CTRL GENMASK(15, 0)124#define HAL_TX_Q_EXT_INFO0_QOS_CTRL GENMASK(31, 16)125#define HAL_TX_Q_EXT_INFO1_AMPDU_FLAG BIT(0)126127struct hal_tx_queue_exten {128__le32 info0;129__le32 info1;130} __packed;131132#define HAL_TX_FES_SETUP_INFO0_NUM_OF_USERS GENMASK(28, 23)133134struct hal_tx_fes_setup {135__le32 schedule_id;136__le32 info0;137__le64 reserved;138} __packed;139140#define HAL_TX_PPDU_SETUP_INFO0_MEDIUM_PROT_TYPE GENMASK(2, 0)141#define HAL_TX_PPDU_SETUP_INFO1_PROT_FRAME_ADDR1_31_0 GENMASK(31, 0)142#define HAL_TX_PPDU_SETUP_INFO2_PROT_FRAME_ADDR1_47_32 GENMASK(15, 0)143#define HAL_TX_PPDU_SETUP_INFO2_PROT_FRAME_ADDR2_15_0 GENMASK(31, 16)144#define HAL_TX_PPDU_SETUP_INFO3_PROT_FRAME_ADDR2_47_16 GENMASK(31, 0)145#define HAL_TX_PPDU_SETUP_INFO4_PROT_FRAME_ADDR3_31_0 GENMASK(31, 0)146#define HAL_TX_PPDU_SETUP_INFO5_PROT_FRAME_ADDR3_47_32 GENMASK(15, 0)147#define HAL_TX_PPDU_SETUP_INFO5_PROT_FRAME_ADDR4_15_0 GENMASK(31, 16)148#define HAL_TX_PPDU_SETUP_INFO6_PROT_FRAME_ADDR4_47_16 GENMASK(31, 0)149150struct hal_tx_pcu_ppdu_setup_init {151__le32 info0;152__le32 info1;153__le32 info2;154__le32 info3;155__le32 reserved;156__le32 info4;157__le32 info5;158__le32 info6;159} __packed;160161#define HAL_TX_FES_STATUS_END_INFO0_START_TIMESTAMP_15_0 GENMASK(15, 0)162#define HAL_TX_FES_STATUS_END_INFO0_START_TIMESTAMP_31_16 GENMASK(31, 16)163164struct hal_tx_fes_status_end {165__le32 reserved[2];166__le32 info0;167__le32 reserved1[19];168} __packed;169170#define HAL_TX_BANK_CONFIG_EPD BIT(0)171#define HAL_TX_BANK_CONFIG_ENCAP_TYPE GENMASK(2, 1)172#define HAL_TX_BANK_CONFIG_ENCRYPT_TYPE GENMASK(6, 3)173#define HAL_TX_BANK_CONFIG_SRC_BUFFER_SWAP BIT(7)174#define HAL_TX_BANK_CONFIG_LINK_META_SWAP BIT(8)175#define HAL_TX_BANK_CONFIG_INDEX_LOOKUP_EN BIT(9)176#define HAL_TX_BANK_CONFIG_ADDRX_EN BIT(10)177#define HAL_TX_BANK_CONFIG_ADDRY_EN BIT(11)178#define HAL_TX_BANK_CONFIG_MESH_EN GENMASK(13, 12)179#define HAL_TX_BANK_CONFIG_VDEV_ID_CHECK_EN BIT(14)180#define HAL_TX_BANK_CONFIG_PMAC_ID GENMASK(16, 15)181/* STA mode will have MCAST_PKT_CTRL instead of DSCP_TID_MAP bitfield */182#define HAL_TX_BANK_CONFIG_DSCP_TIP_MAP_ID GENMASK(22, 17)183184void ath12k_hal_tx_cmd_desc_setup(struct ath12k_base *ab,185struct hal_tcl_data_cmd *tcl_cmd,186struct hal_tx_info *ti);187void ath12k_hal_tx_set_dscp_tid_map(struct ath12k_base *ab, int id);188int ath12k_hal_reo_cmd_send(struct ath12k_base *ab, struct hal_srng *srng,189enum hal_reo_cmd_type type,190struct ath12k_hal_reo_cmd *cmd);191void ath12k_hal_tx_configure_bank_register(struct ath12k_base *ab, u32 bank_config,192u8 bank_id);193#endif194195196