Path: blob/main/sys/contrib/dev/mediatek/mt76/mt7603/regs.h
48525 views
/* SPDX-License-Identifier: ISC */12#ifndef __MT7603_REGS_H3#define __MT7603_REGS_H45#define MT_HW_REV 0x10006#define MT_HW_CHIPID 0x10087#define MT_TOP_MISC2 0x113489#define MT_MCU_BASE 0x200010#define MT_MCU(ofs) (MT_MCU_BASE + (ofs))1112#define MT_MCU_PCIE_REMAP_1 MT_MCU(0x500)13#define MT_MCU_PCIE_REMAP_1_OFFSET GENMASK(17, 0)14#define MT_MCU_PCIE_REMAP_1_BASE GENMASK(31, 18)1516#define MT_MCU_PCIE_REMAP_2 MT_MCU(0x504)17#define MT_MCU_PCIE_REMAP_2_OFFSET GENMASK(18, 0)18#define MT_MCU_PCIE_REMAP_2_BASE GENMASK(31, 19)1920#define MT_HIF_BASE 0x400021#define MT_HIF(ofs) (MT_HIF_BASE + (ofs))2223#define MT_INT_SOURCE_CSR MT_HIF(0x200)24#define MT_INT_MASK_CSR MT_HIF(0x204)25#define MT_DELAY_INT_CFG MT_HIF(0x210)2627#define MT_INT_RX_DONE(_n) BIT(_n)28#define MT_INT_RX_DONE_ALL GENMASK(1, 0)29#define MT_INT_TX_DONE_ALL GENMASK(19, 4)30#define MT_INT_TX_DONE(_n) BIT((_n) + 4)3132#define MT_INT_RX_COHERENT BIT(20)33#define MT_INT_TX_COHERENT BIT(21)34#define MT_INT_MAC_IRQ3 BIT(27)3536#define MT_INT_MCU_CMD BIT(30)3738#define MT_WPDMA_GLO_CFG MT_HIF(0x208)39#define MT_WPDMA_GLO_CFG_TX_DMA_EN BIT(0)40#define MT_WPDMA_GLO_CFG_TX_DMA_BUSY BIT(1)41#define MT_WPDMA_GLO_CFG_RX_DMA_EN BIT(2)42#define MT_WPDMA_GLO_CFG_RX_DMA_BUSY BIT(3)43#define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE GENMASK(5, 4)44#define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE BIT(6)45#define MT_WPDMA_GLO_CFG_BIG_ENDIAN BIT(7)46#define MT_WPDMA_GLO_CFG_HDR_SEG_LEN GENMASK(15, 8)47#define MT_WPDMA_GLO_CFG_SW_RESET BIT(24)48#define MT_WPDMA_GLO_CFG_FORCE_TX_EOF BIT(25)49#define MT_WPDMA_GLO_CFG_CLK_GATE_DIS BIT(30)50#define MT_WPDMA_GLO_CFG_RX_2B_OFFSET BIT(31)5152#define MT_WPDMA_RST_IDX MT_HIF(0x20c)5354#define MT_WPDMA_DEBUG MT_HIF(0x244)55#define MT_WPDMA_DEBUG_VALUE GENMASK(17, 0)56#define MT_WPDMA_DEBUG_SEL BIT(27)57#define MT_WPDMA_DEBUG_IDX GENMASK(31, 28)5859#define MT_TX_RING_BASE MT_HIF(0x300)60#define MT_RX_RING_BASE MT_HIF(0x400)6162#define MT_TXTIME_THRESH_BASE MT_HIF(0x500)63#define MT_TXTIME_THRESH(n) (MT_TXTIME_THRESH_BASE + ((n) * 4))6465#define MT_PAGE_COUNT_BASE MT_HIF(0x540)66#define MT_PAGE_COUNT(n) (MT_PAGE_COUNT_BASE + ((n) * 4))6768#define MT_SCH_1 MT_HIF(0x588)69#define MT_SCH_2 MT_HIF(0x58c)70#define MT_SCH_3 MT_HIF(0x590)7172#define MT_SCH_4 MT_HIF(0x594)73#define MT_SCH_4_FORCE_QID GENMASK(4, 0)74#define MT_SCH_4_BYPASS BIT(5)75#define MT_SCH_4_RESET BIT(8)7677#define MT_GROUP_THRESH_BASE MT_HIF(0x598)78#define MT_GROUP_THRESH(n) (MT_GROUP_THRESH_BASE + ((n) * 4))7980#define MT_QUEUE_PRIORITY_1 MT_HIF(0x580)81#define MT_QUEUE_PRIORITY_2 MT_HIF(0x584)8283#define MT_BMAP_0 MT_HIF(0x5b0)84#define MT_BMAP_1 MT_HIF(0x5b4)85#define MT_BMAP_2 MT_HIF(0x5b8)8687#define MT_HIGH_PRIORITY_1 MT_HIF(0x5bc)88#define MT_HIGH_PRIORITY_2 MT_HIF(0x5c0)8990#define MT_PRIORITY_MASK MT_HIF(0x5c4)9192#define MT_RSV_MAX_THRESH MT_HIF(0x5c8)9394#define MT_PSE_BASE 0x800095#define MT_PSE(ofs) (MT_PSE_BASE + (ofs))9697#define MT_MCU_DEBUG_RESET MT_PSE(0x16c)98#define MT_MCU_DEBUG_RESET_PSE BIT(0)99#define MT_MCU_DEBUG_RESET_PSE_S BIT(1)100#define MT_MCU_DEBUG_RESET_QUEUES GENMASK(6, 2)101102#define MT_PSE_FC_P0 MT_PSE(0x120)103#define MT_PSE_FC_P0_MIN_RESERVE GENMASK(11, 0)104#define MT_PSE_FC_P0_MAX_QUOTA GENMASK(27, 16)105106#define MT_PSE_FRP MT_PSE(0x138)107#define MT_PSE_FRP_P0 GENMASK(2, 0)108#define MT_PSE_FRP_P1 GENMASK(5, 3)109#define MT_PSE_FRP_P2_RQ0 GENMASK(8, 6)110#define MT_PSE_FRP_P2_RQ1 GENMASK(11, 9)111#define MT_PSE_FRP_P2_RQ2 GENMASK(14, 12)112113#define MT_FC_RSV_COUNT_0 MT_PSE(0x13c)114#define MT_FC_RSV_COUNT_0_P0 GENMASK(11, 0)115#define MT_FC_RSV_COUNT_0_P1 GENMASK(27, 16)116117#define MT_FC_SP2_Q0Q1 MT_PSE(0x14c)118#define MT_FC_SP2_Q0Q1_SRC_COUNT_Q0 GENMASK(11, 0)119#define MT_FC_SP2_Q0Q1_SRC_COUNT_Q1 GENMASK(27, 16)120121#define MT_PSE_FW_SHARED MT_PSE(0x17c)122123#define MT_PSE_RTA MT_PSE(0x194)124#define MT_PSE_RTA_QUEUE_ID GENMASK(4, 0)125#define MT_PSE_RTA_PORT_ID GENMASK(6, 5)126#define MT_PSE_RTA_REDIRECT_EN BIT(7)127#define MT_PSE_RTA_TAG_ID GENMASK(15, 8)128#define MT_PSE_RTA_WRITE BIT(16)129#define MT_PSE_RTA_BUSY BIT(31)130131#define MT_WF_PHY_BASE 0x10000132#define MT_WF_PHY_OFFSET 0x1000133#define MT_WF_PHY(ofs) (MT_WF_PHY_BASE + (ofs))134135#define MT_AGC_BASE MT_WF_PHY(0x500)136#define MT_AGC(n) (MT_AGC_BASE + ((n) * 4))137138#define MT_AGC1_BASE MT_WF_PHY(0x1500)139#define MT_AGC1(n) (MT_AGC1_BASE + ((n) * 4))140141#define MT_AGC_41_RSSI_0 GENMASK(23, 16)142#define MT_AGC_41_RSSI_1 GENMASK(7, 0)143144#define MT_RXTD_BASE MT_WF_PHY(0x600)145#define MT_RXTD(n) (MT_RXTD_BASE + ((n) * 4))146147#define MT_RXTD_6_ACI_TH GENMASK(4, 0)148#define MT_RXTD_6_CCAED_TH GENMASK(14, 8)149150#define MT_RXTD_8_LOWER_SIGNAL GENMASK(5, 0)151152#define MT_RXTD_13_ACI_TH_EN BIT(0)153154#define MT_WF_PHY_CR_TSSI_BASE MT_WF_PHY(0xd00)155#define MT_WF_PHY_CR_TSSI(phy, n) (MT_WF_PHY_CR_TSSI_BASE + \156((phy) * MT_WF_PHY_OFFSET) + \157((n) * 4))158159#define MT_PHYCTRL_BASE MT_WF_PHY(0x4100)160#define MT_PHYCTRL(n) (MT_PHYCTRL_BASE + ((n) * 4))161162#define MT_PHYCTRL_2_STATUS_RESET BIT(6)163#define MT_PHYCTRL_2_STATUS_EN BIT(7)164165#define MT_PHYCTRL_STAT_PD MT_PHYCTRL(3)166#define MT_PHYCTRL_STAT_PD_OFDM GENMASK(31, 16)167#define MT_PHYCTRL_STAT_PD_CCK GENMASK(15, 0)168169#define MT_PHYCTRL_STAT_MDRDY MT_PHYCTRL(8)170#define MT_PHYCTRL_STAT_MDRDY_OFDM GENMASK(31, 16)171#define MT_PHYCTRL_STAT_MDRDY_CCK GENMASK(15, 0)172173#define MT_WF_AGG_BASE 0x21200174#define MT_WF_AGG(ofs) (MT_WF_AGG_BASE + (ofs))175176#define MT_AGG_ARCR MT_WF_AGG(0x010)177#define MT_AGG_ARCR_INIT_RATE1 BIT(0)178#define MT_AGG_ARCR_FB_SGI_DISABLE BIT(1)179#define MT_AGG_ARCR_RATE8_DOWN_WRAP BIT(2)180#define MT_AGG_ARCR_RTS_RATE_THR GENMASK(12, 8)181#define MT_AGG_ARCR_RATE_DOWN_RATIO GENMASK(17, 16)182#define MT_AGG_ARCR_RATE_DOWN_RATIO_EN BIT(19)183#define MT_AGG_ARCR_RATE_UP_EXTRA_TH GENMASK(22, 20)184#define MT_AGG_ARCR_SPE_DIS_TH GENMASK(27, 24)185186#define MT_AGG_ARUCR MT_WF_AGG(0x014)187#define MT_AGG_ARDCR MT_WF_AGG(0x018)188#define MT_AGG_ARxCR_LIMIT_SHIFT(_n) (4 * (_n))189#define MT_AGG_ARxCR_LIMIT(_n) GENMASK(2 + \190MT_AGG_ARxCR_LIMIT_SHIFT(_n), \191MT_AGG_ARxCR_LIMIT_SHIFT(_n))192193#define MT_AGG_LIMIT MT_WF_AGG(0x040)194#define MT_AGG_LIMIT_1 MT_WF_AGG(0x044)195#define MT_AGG_LIMIT_AC(_n) GENMASK(((_n) + 1) * 8 - 1, (_n) * 8)196197#define MT_AGG_BA_SIZE_LIMIT_0 MT_WF_AGG(0x048)198#define MT_AGG_BA_SIZE_LIMIT_1 MT_WF_AGG(0x04c)199#define MT_AGG_BA_SIZE_LIMIT_SHIFT 8200201#define MT_AGG_PCR MT_WF_AGG(0x050)202#define MT_AGG_PCR_MM BIT(16)203#define MT_AGG_PCR_GF BIT(17)204#define MT_AGG_PCR_BW40 BIT(18)205#define MT_AGG_PCR_RIFS BIT(19)206#define MT_AGG_PCR_BW80 BIT(20)207#define MT_AGG_PCR_BW160 BIT(21)208#define MT_AGG_PCR_ERP BIT(22)209210#define MT_AGG_PCR_RTS MT_WF_AGG(0x054)211#define MT_AGG_PCR_RTS_THR GENMASK(19, 0)212#define MT_AGG_PCR_RTS_PKT_THR GENMASK(31, 25)213214#define MT_AGG_ASRCR MT_WF_AGG(0x060)215#define MT_AGG_ASRCR_RANGE(val, n) (((val) >> ((n) << 3)) & GENMASK(5, 0))216217#define MT_AGG_CONTROL MT_WF_AGG(0x070)218#define MT_AGG_CONTROL_NO_BA_RULE BIT(0)219#define MT_AGG_CONTROL_NO_BA_AR_RULE BIT(1)220#define MT_AGG_CONTROL_CFEND_SPE_EN BIT(3)221#define MT_AGG_CONTROL_CFEND_RATE GENMASK(15, 4)222#define MT_AGG_CONTROL_BAR_SPE_EN BIT(19)223#define MT_AGG_CONTROL_BAR_RATE GENMASK(31, 20)224225#define MT_AGG_TMP MT_WF_AGG(0x0d8)226227#define MT_AGG_BWCR MT_WF_AGG(0x0ec)228#define MT_AGG_BWCR_BW GENMASK(3, 2)229230#define MT_AGG_RETRY_CONTROL MT_WF_AGG(0x0f4)231#define MT_AGG_RETRY_CONTROL_RTS_LIMIT GENMASK(11, 7)232#define MT_AGG_RETRY_CONTROL_BAR_LIMIT GENMASK(15, 12)233234#define MT_WF_DMA_BASE 0x21c00235#define MT_WF_DMA(ofs) (MT_WF_DMA_BASE + (ofs))236237#define MT_DMA_DCR0 MT_WF_DMA(0x000)238#define MT_DMA_DCR0_MAX_RX_LEN GENMASK(15, 0)239#define MT_DMA_DCR0_DAMSDU BIT(16)240#define MT_DMA_DCR0_RX_VEC_DROP BIT(17)241242#define MT_DMA_DCR1 MT_WF_DMA(0x004)243244#define MT_DMA_FQCR0 MT_WF_DMA(0x008)245#define MT_DMA_FQCR0_TARGET_WCID GENMASK(7, 0)246#define MT_DMA_FQCR0_TARGET_BSS GENMASK(13, 8)247#define MT_DMA_FQCR0_TARGET_QID GENMASK(20, 16)248#define MT_DMA_FQCR0_DEST_PORT_ID GENMASK(23, 22)249#define MT_DMA_FQCR0_DEST_QUEUE_ID GENMASK(28, 24)250#define MT_DMA_FQCR0_MODE BIT(29)251#define MT_DMA_FQCR0_STATUS BIT(30)252#define MT_DMA_FQCR0_BUSY BIT(31)253254#define MT_DMA_RCFR0 MT_WF_DMA(0x070)255#define MT_DMA_VCFR0 MT_WF_DMA(0x07c)256257#define MT_DMA_TCFR0 MT_WF_DMA(0x080)258#define MT_DMA_TCFR1 MT_WF_DMA(0x084)259#define MT_DMA_TCFR_TXS_AGGR_TIMEOUT GENMASK(27, 16)260#define MT_DMA_TCFR_TXS_QUEUE BIT(14)261#define MT_DMA_TCFR_TXS_AGGR_COUNT GENMASK(12, 8)262#define MT_DMA_TCFR_TXS_BIT_MAP GENMASK(6, 0)263264#define MT_DMA_TMCFR0 MT_WF_DMA(0x088)265266#define MT_WF_ARB_BASE 0x21400267#define MT_WF_ARB(ofs) (MT_WF_ARB_BASE + (ofs))268269#define MT_WMM_AIFSN MT_WF_ARB(0x020)270#define MT_WMM_AIFSN_MASK GENMASK(3, 0)271#define MT_WMM_AIFSN_SHIFT(_n) ((_n) * 4)272273#define MT_WMM_CWMAX_BASE MT_WF_ARB(0x028)274#define MT_WMM_CWMAX(_n) (MT_WMM_CWMAX_BASE + (((_n) / 2) << 2))275#define MT_WMM_CWMAX_SHIFT(_n) (((_n) & 1) * 16)276#define MT_WMM_CWMAX_MASK GENMASK(15, 0)277278#define MT_WMM_CWMIN MT_WF_ARB(0x040)279#define MT_WMM_CWMIN_MASK GENMASK(7, 0)280#define MT_WMM_CWMIN_SHIFT(_n) ((_n) * 8)281282#define MT_WF_ARB_RQCR MT_WF_ARB(0x070)283#define MT_WF_ARB_RQCR_RX_START BIT(0)284#define MT_WF_ARB_RQCR_RXV_START BIT(4)285#define MT_WF_ARB_RQCR_RXV_R_EN BIT(7)286#define MT_WF_ARB_RQCR_RXV_T_EN BIT(8)287288#define MT_ARB_SCR MT_WF_ARB(0x080)289#define MT_ARB_SCR_BCNQ_OPMODE_MASK GENMASK(1, 0)290#define MT_ARB_SCR_BCNQ_OPMODE_SHIFT(n) ((n) * 2)291#define MT_ARB_SCR_TX_DISABLE BIT(8)292#define MT_ARB_SCR_RX_DISABLE BIT(9)293#define MT_ARB_SCR_BCNQ_EMPTY_SKIP BIT(28)294#define MT_ARB_SCR_TTTT_BTIM_PRIO BIT(29)295#define MT_ARB_SCR_TBTT_BCN_PRIO BIT(30)296#define MT_ARB_SCR_TBTT_BCAST_PRIO BIT(31)297298enum {299MT_BCNQ_OPMODE_STA = 0,300MT_BCNQ_OPMODE_AP = 1,301MT_BCNQ_OPMODE_ADHOC = 2,302};303304#define MT_WF_ARB_TX_START_0 MT_WF_ARB(0x100)305#define MT_WF_ARB_TX_START_1 MT_WF_ARB(0x104)306#define MT_WF_ARB_TX_FLUSH_0 MT_WF_ARB(0x108)307#define MT_WF_ARB_TX_FLUSH_1 MT_WF_ARB(0x10c)308#define MT_WF_ARB_TX_STOP_0 MT_WF_ARB(0x110)309#define MT_WF_ARB_TX_STOP_1 MT_WF_ARB(0x114)310311#define MT_WF_ARB_TX_FLUSH_AC0 BIT(0)312#define MT_WF_ARB_TX_FLUSH_AC1 BIT(5)313#define MT_WF_ARB_TX_FLUSH_AC2 BIT(10)314#define MT_WF_ARB_TX_FLUSH_AC3 BIT(16)315#define MT_WF_ARB_TX_FLUSH_AC4 BIT(21)316#define MT_WF_ARB_TX_FLUSH_AC5 BIT(26)317318#define MT_WF_ARB_BCN_START MT_WF_ARB(0x118)319#define MT_WF_ARB_BCN_START_BSSn(n) BIT(0 + (n))320#define MT_WF_ARB_BCN_START_T_PRE_TTTT BIT(10)321#define MT_WF_ARB_BCN_START_T_TTTT BIT(11)322#define MT_WF_ARB_BCN_START_T_PRE_TBTT BIT(12)323#define MT_WF_ARB_BCN_START_T_TBTT BIT(13)324#define MT_WF_ARB_BCN_START_T_SLOT_IDLE BIT(14)325#define MT_WF_ARB_BCN_START_T_TX_START BIT(15)326#define MT_WF_ARB_BCN_START_BSS0n(n) BIT((n) ? 16 + ((n) - 1) : 0)327328#define MT_WF_ARB_BCN_FLUSH MT_WF_ARB(0x11c)329#define MT_WF_ARB_BCN_FLUSH_BSSn(n) BIT(0 + (n))330#define MT_WF_ARB_BCN_FLUSH_BSS0n(n) BIT((n) ? 16 + ((n) - 1) : 0)331332#define MT_WF_ARB_CAB_START MT_WF_ARB(0x120)333#define MT_WF_ARB_CAB_START_BSSn(n) BIT(0 + (n))334#define MT_WF_ARB_CAB_START_BSS0n(n) BIT((n) ? 16 + ((n) - 1) : 0)335336#define MT_WF_ARB_CAB_FLUSH MT_WF_ARB(0x124)337#define MT_WF_ARB_CAB_FLUSH_BSSn(n) BIT(0 + (n))338#define MT_WF_ARB_CAB_FLUSH_BSS0n(n) BIT((n) ? 16 + ((n) - 1) : 0)339340#define MT_WF_ARB_CAB_COUNT(n) MT_WF_ARB(0x128 + (n) * 4)341#define MT_WF_ARB_CAB_COUNT_SHIFT 4342#define MT_WF_ARB_CAB_COUNT_MASK GENMASK(3, 0)343#define MT_WF_ARB_CAB_COUNT_B0_REG(n) MT_WF_ARB_CAB_COUNT(((n) > 12 ? 2 : \344((n) > 4 ? 1 : 0)))345#define MT_WF_ARB_CAB_COUNT_B0_SHIFT(n) (((n) > 12 ? (n) - 12 : \346((n) > 4 ? (n) - 4 : \347(n) ? (n) + 3 : 0)) * 4)348349#define MT_TX_ABORT MT_WF_ARB(0x134)350#define MT_TX_ABORT_EN BIT(0)351#define MT_TX_ABORT_WCID GENMASK(15, 8)352353#define MT_WF_TMAC_BASE 0x21600354#define MT_WF_TMAC(ofs) (MT_WF_TMAC_BASE + (ofs))355356#define MT_TMAC_TCR MT_WF_TMAC(0x000)357#define MT_TMAC_TCR_BLINK_SEL GENMASK(7, 6)358#define MT_TMAC_TCR_PRE_RTS_GUARD GENMASK(11, 8)359#define MT_TMAC_TCR_PRE_RTS_SEC_IDLE GENMASK(13, 12)360#define MT_TMAC_TCR_RTS_SIGTA BIT(14)361#define MT_TMAC_TCR_LDPC_OFS BIT(15)362#define MT_TMAC_TCR_TX_STREAMS GENMASK(17, 16)363#define MT_TMAC_TCR_SCH_IDLE_SEL GENMASK(19, 18)364#define MT_TMAC_TCR_SCH_DET_PER_IOD BIT(20)365#define MT_TMAC_TCR_DCH_DET_DISABLE BIT(21)366#define MT_TMAC_TCR_TX_RIFS BIT(22)367#define MT_TMAC_TCR_RX_RIFS_MODE BIT(23)368#define MT_TMAC_TCR_TXOP_TBTT_CTL BIT(24)369#define MT_TMAC_TCR_TBTT_TX_STOP_CTL BIT(25)370#define MT_TMAC_TCR_TXOP_BURST_STOP BIT(26)371#define MT_TMAC_TCR_RDG_RA_MODE BIT(27)372#define MT_TMAC_TCR_RDG_RESP BIT(29)373#define MT_TMAC_TCR_RDG_NO_PENDING BIT(30)374#define MT_TMAC_TCR_SMOOTHING BIT(31)375376#define MT_WMM_TXOP_BASE MT_WF_TMAC(0x010)377#define MT_WMM_TXOP(_n) (MT_WMM_TXOP_BASE + \378((((_n) / 2) ^ 0x1) << 2))379#define MT_WMM_TXOP_SHIFT(_n) (((_n) & 1) * 16)380#define MT_WMM_TXOP_MASK GENMASK(15, 0)381382#define MT_TIMEOUT_CCK MT_WF_TMAC(0x090)383#define MT_TIMEOUT_OFDM MT_WF_TMAC(0x094)384#define MT_TIMEOUT_VAL_PLCP GENMASK(15, 0)385#define MT_TIMEOUT_VAL_CCA GENMASK(31, 16)386387#define MT_TXREQ MT_WF_TMAC(0x09c)388#define MT_TXREQ_CCA_SRC_SEL GENMASK(31, 30)389390#define MT_RXREQ MT_WF_TMAC(0x0a0)391#define MT_RXREQ_DELAY GENMASK(8, 0)392393#define MT_IFS MT_WF_TMAC(0x0a4)394#define MT_IFS_EIFS GENMASK(8, 0)395#define MT_IFS_RIFS GENMASK(14, 10)396#define MT_IFS_SIFS GENMASK(22, 16)397#define MT_IFS_SLOT GENMASK(30, 24)398399#define MT_TMAC_PCR MT_WF_TMAC(0x0b4)400#define MT_TMAC_PCR_RATE GENMASK(8, 0)401#define MT_TMAC_PCR_RATE_FIXED BIT(15)402#define MT_TMAC_PCR_ANT_ID GENMASK(21, 16)403#define MT_TMAC_PCR_ANT_ID_SEL BIT(22)404#define MT_TMAC_PCR_SPE_EN BIT(23)405#define MT_TMAC_PCR_ANT_PRI GENMASK(26, 24)406#define MT_TMAC_PCR_ANT_PRI_SEL GENMASK(27)407408#define MT_WF_RMAC_BASE 0x21800409#define MT_WF_RMAC(ofs) (MT_WF_RMAC_BASE + (ofs))410411#define MT_WF_RFCR MT_WF_RMAC(0x000)412#define MT_WF_RFCR_DROP_STBC_MULTI BIT(0)413#define MT_WF_RFCR_DROP_FCSFAIL BIT(1)414#define MT_WF_RFCR_DROP_VERSION BIT(3)415#define MT_WF_RFCR_DROP_PROBEREQ BIT(4)416#define MT_WF_RFCR_DROP_MCAST BIT(5)417#define MT_WF_RFCR_DROP_BCAST BIT(6)418#define MT_WF_RFCR_DROP_MCAST_FILTERED BIT(7)419#define MT_WF_RFCR_DROP_A3_MAC BIT(8)420#define MT_WF_RFCR_DROP_A3_BSSID BIT(9)421#define MT_WF_RFCR_DROP_A2_BSSID BIT(10)422#define MT_WF_RFCR_DROP_OTHER_BEACON BIT(11)423#define MT_WF_RFCR_DROP_FRAME_REPORT BIT(12)424#define MT_WF_RFCR_DROP_CTL_RSV BIT(13)425#define MT_WF_RFCR_DROP_CTS BIT(14)426#define MT_WF_RFCR_DROP_RTS BIT(15)427#define MT_WF_RFCR_DROP_DUPLICATE BIT(16)428#define MT_WF_RFCR_DROP_OTHER_BSS BIT(17)429#define MT_WF_RFCR_DROP_OTHER_UC BIT(18)430#define MT_WF_RFCR_DROP_OTHER_TIM BIT(19)431#define MT_WF_RFCR_DROP_NDPA BIT(20)432#define MT_WF_RFCR_DROP_UNWANTED_CTL BIT(21)433434#define MT_BSSID0(idx) MT_WF_RMAC(0x004 + (idx) * 8)435#define MT_BSSID1(idx) MT_WF_RMAC(0x008 + (idx) * 8)436#define MT_BSSID1_VALID BIT(16)437438#define MT_MAC_ADDR0(idx) MT_WF_RMAC(0x024 + (idx) * 8)439#define MT_MAC_ADDR1(idx) MT_WF_RMAC(0x028 + (idx) * 8)440#define MT_MAC_ADDR1_ADDR GENMASK(15, 0)441#define MT_MAC_ADDR1_VALID BIT(16)442443#define MT_BA_CONTROL_0 MT_WF_RMAC(0x068)444#define MT_BA_CONTROL_1 MT_WF_RMAC(0x06c)445#define MT_BA_CONTROL_1_ADDR GENMASK(15, 0)446#define MT_BA_CONTROL_1_TID GENMASK(19, 16)447#define MT_BA_CONTROL_1_IGNORE_TID BIT(20)448#define MT_BA_CONTROL_1_IGNORE_ALL BIT(21)449#define MT_BA_CONTROL_1_RESET BIT(22)450451#define MT_WF_RMACDR MT_WF_RMAC(0x078)452#define MT_WF_RMACDR_TSF_PROBERSP_DIS BIT(0)453#define MT_WF_RMACDR_TSF_TIM BIT(4)454#define MT_WF_RMACDR_MBSSID_MASK GENMASK(25, 24)455#define MT_WF_RMACDR_CHECK_HTC_BY_RATE BIT(26)456#define MT_WF_RMACDR_MAXLEN_20BIT BIT(30)457458#define MT_WF_RMAC_RMCR MT_WF_RMAC(0x080)459#define MT_WF_RMAC_RMCR_SMPS_MODE GENMASK(21, 20)460#define MT_WF_RMAC_RMCR_RX_STREAMS GENMASK(24, 22)461#define MT_WF_RMAC_RMCR_SMPS_RTS BIT(25)462463#define MT_WF_RMAC_CH_FREQ MT_WF_RMAC(0x090)464#define MT_WF_RMAC_MAXMINLEN MT_WF_RMAC(0x098)465#define MT_WF_RFCR1 MT_WF_RMAC(0x0a4)466#define MT_WF_RMAC_TMR_PA MT_WF_RMAC(0x0e0)467468#define MT_WF_SEC_BASE 0x21a00469#define MT_WF_SEC(ofs) (MT_WF_SEC_BASE + (ofs))470471#define MT_WF_CFG_OFF_BASE 0x21e00472#define MT_WF_CFG_OFF(ofs) (MT_WF_CFG_OFF_BASE + (ofs))473#define MT_WF_CFG_OFF_WOCCR MT_WF_CFG_OFF(0x004)474#define MT_WF_CFG_OFF_WOCCR_TMAC_GC_DIS BIT(4)475476#define MT_SEC_SCR MT_WF_SEC(0x004)477#define MT_SEC_SCR_MASK_ORDER GENMASK(1, 0)478479#define MT_WTBL_OFF_BASE 0x23000480#define MT_WTBL_OFF(n) (MT_WTBL_OFF_BASE + (n))481482#define MT_WTBL_UPDATE MT_WTBL_OFF(0x000)483#define MT_WTBL_UPDATE_WLAN_IDX GENMASK(7, 0)484#define MT_WTBL_UPDATE_WTBL2 BIT(11)485#define MT_WTBL_UPDATE_ADM_COUNT_CLEAR BIT(12)486#define MT_WTBL_UPDATE_RATE_UPDATE BIT(13)487#define MT_WTBL_UPDATE_TX_COUNT_CLEAR BIT(14)488#define MT_WTBL_UPDATE_RX_COUNT_CLEAR BIT(15)489#define MT_WTBL_UPDATE_BUSY BIT(16)490491#define MT_WTBL_RMVTCR MT_WTBL_OFF(0x008)492#define MT_WTBL_RMVTCR_RX_MV_MODE BIT(23)493494#define MT_LPON_BASE 0x24000495#define MT_LPON(n) (MT_LPON_BASE + (n))496497#define MT_LPON_T0CR MT_LPON(0x010)498#define MT_LPON_T0CR_MODE GENMASK(1, 0)499500#define MT_LPON_UTTR0 MT_LPON(0x018)501#define MT_LPON_UTTR1 MT_LPON(0x01c)502503#define MT_LPON_BTEIR MT_LPON(0x020)504#define MT_LPON_BTEIR_MBSS_MODE GENMASK(31, 29)505506#define MT_PRE_TBTT MT_LPON(0x030)507#define MT_PRE_TBTT_MASK GENMASK(7, 0)508#define MT_PRE_TBTT_SHIFT 8509510#define MT_TBTT MT_LPON(0x034)511#define MT_TBTT_PERIOD GENMASK(15, 0)512#define MT_TBTT_DTIM_PERIOD GENMASK(23, 16)513#define MT_TBTT_TBTT_WAKE_PERIOD GENMASK(27, 24)514#define MT_TBTT_DTIM_WAKE_PERIOD GENMASK(30, 28)515#define MT_TBTT_CAL_ENABLE BIT(31)516517#define MT_TBTT_TIMER_CFG MT_LPON(0x05c)518519#define MT_LPON_SBTOR(n) MT_LPON(0x0a0)520#define MT_LPON_SBTOR_SUB_BSS_EN BIT(29)521#define MT_LPON_SBTOR_TIME_OFFSET GENMASK(19, 0)522523#define MT_INT_WAKEUP_BASE 0x24400524#define MT_INT_WAKEUP(n) (MT_INT_WAKEUP_BASE + (n))525526#define MT_HW_INT_STATUS(n) MT_INT_WAKEUP(0x3c + (n) * 8)527#define MT_HW_INT_MASK(n) MT_INT_WAKEUP(0x40 + (n) * 8)528529#define MT_HW_INT3_TBTT0 BIT(15)530#define MT_HW_INT3_PRE_TBTT0 BIT(31)531532#define MT_WTBL1_BASE 0x28000533534#define MT_WTBL_ON_BASE (MT_WTBL1_BASE + 0x2000)535#define MT_WTBL_ON(_n) (MT_WTBL_ON_BASE + (_n))536537#define MT_WTBL_RIUCR0 MT_WTBL_ON(0x200)538539#define MT_WTBL_RIUCR1 MT_WTBL_ON(0x204)540#define MT_WTBL_RIUCR1_RATE0 GENMASK(11, 0)541#define MT_WTBL_RIUCR1_RATE1 GENMASK(23, 12)542#define MT_WTBL_RIUCR1_RATE2_LO GENMASK(31, 24)543544#define MT_WTBL_RIUCR2 MT_WTBL_ON(0x208)545#define MT_WTBL_RIUCR2_RATE2_HI GENMASK(3, 0)546#define MT_WTBL_RIUCR2_RATE3 GENMASK(15, 4)547#define MT_WTBL_RIUCR2_RATE4 GENMASK(27, 16)548#define MT_WTBL_RIUCR2_RATE5_LO GENMASK(31, 28)549550#define MT_WTBL_RIUCR3 MT_WTBL_ON(0x20c)551#define MT_WTBL_RIUCR3_RATE5_HI GENMASK(7, 0)552#define MT_WTBL_RIUCR3_RATE6 GENMASK(19, 8)553#define MT_WTBL_RIUCR3_RATE7 GENMASK(31, 20)554555#define MT_MIB_BASE 0x2c000556#define MT_MIB(_n) (MT_MIB_BASE + (_n))557558#define MT_MIB_CTL MT_MIB(0x00)559#define MT_MIB_CTL_PSCCA_TIME GENMASK(13, 11)560#define MT_MIB_CTL_CCA_NAV_TX GENMASK(16, 14)561#define MT_MIB_CTL_ED_TIME GENMASK(30, 28)562#define MT_MIB_CTL_READ_CLR_DIS BIT(31)563564#define MT_MIB_STAT(_n) MT_MIB(0x08 + (_n) * 4)565566#define MT_MIB_STAT_CCA MT_MIB_STAT(9)567#define MT_MIB_STAT_CCA_MASK GENMASK(23, 0)568569#define MT_MIB_STAT_PSCCA MT_MIB_STAT(16)570#define MT_MIB_STAT_PSCCA_MASK GENMASK(23, 0)571572#define MT_TX_AGG_CNT(n) MT_MIB(0xa8 + ((n) << 2))573574#define MT_MIB_STAT_ED MT_MIB_STAT(18)575#define MT_MIB_STAT_ED_MASK GENMASK(23, 0)576577#define MT_PCIE_REMAP_BASE_1 0x40000578#define MT_PCIE_REMAP_BASE_2 0x80000579580#define MT_TX_HW_QUEUE_MGMT 4581#define MT_TX_HW_QUEUE_MCU 5582#define MT_TX_HW_QUEUE_BCN 7583#define MT_TX_HW_QUEUE_BMC 8584585#define MT_LED_BASE_PHYS 0x80024000586#define MT_LED_PHYS(_n) (MT_LED_BASE_PHYS + (_n))587588#define MT_LED_CTRL MT_LED_PHYS(0x00)589590#define MT_LED_CTRL_REPLAY(_n) BIT(0 + (8 * (_n)))591#define MT_LED_CTRL_POLARITY(_n) BIT(1 + (8 * (_n)))592#define MT_LED_CTRL_TX_BLINK_MODE(_n) BIT(2 + (8 * (_n)))593#define MT_LED_CTRL_TX_MANUAL_BLINK(_n) BIT(3 + (8 * (_n)))594#define MT_LED_CTRL_TX_OVER_BLINK(_n) BIT(5 + (8 * (_n)))595#define MT_LED_CTRL_KICK(_n) BIT(7 + (8 * (_n)))596597#define MT_LED_STATUS_0(_n) MT_LED_PHYS(0x10 + ((_n) * 8))598#define MT_LED_STATUS_1(_n) MT_LED_PHYS(0x14 + ((_n) * 8))599#define MT_LED_STATUS_OFF GENMASK(31, 24)600#define MT_LED_STATUS_ON GENMASK(23, 16)601#define MT_LED_STATUS_DURATION GENMASK(15, 0)602603#define MT_CLIENT_BASE_PHYS_ADDR 0x800c0000604605#define MT_CLIENT_TMAC_INFO_TEMPLATE 0x040606607#define MT_CLIENT_STATUS 0x06c608609#define MT_CLIENT_RESET_TX 0x070610#define MT_CLIENT_RESET_TX_R_E_1 BIT(16)611#define MT_CLIENT_RESET_TX_R_E_2 BIT(17)612#define MT_CLIENT_RESET_TX_R_E_1_S BIT(20)613#define MT_CLIENT_RESET_TX_R_E_2_S BIT(21)614615#define MT_EFUSE_BASE 0x81070000616617#define MT_EFUSE_BASE_CTRL 0x000618#define MT_EFUSE_BASE_CTRL_EMPTY BIT(30)619620#define MT_EFUSE_CTRL 0x008621#define MT_EFUSE_CTRL_AOUT GENMASK(5, 0)622#define MT_EFUSE_CTRL_MODE GENMASK(7, 6)623#define MT_EFUSE_CTRL_LDO_OFF_TIME GENMASK(13, 8)624#define MT_EFUSE_CTRL_LDO_ON_TIME GENMASK(15, 14)625#define MT_EFUSE_CTRL_AIN GENMASK(25, 16)626#define MT_EFUSE_CTRL_VALID BIT(29)627#define MT_EFUSE_CTRL_KICK BIT(30)628#define MT_EFUSE_CTRL_SEL BIT(31)629630#define MT_EFUSE_WDATA(_i) (0x010 + ((_i) * 4))631#define MT_EFUSE_RDATA(_i) (0x030 + ((_i) * 4))632633#define MT_CLIENT_RXINF 0x068634#define MT_CLIENT_RXINF_RXSH_GROUPS GENMASK(2, 0)635636#define MT_PSE_BASE_PHYS_ADDR 0xa0000000637638#define MT_PSE_WTBL_2_PHYS_ADDR 0xa5000000639640#define MT_WTBL1_SIZE (8 * 4)641#define MT_WTBL2_SIZE (16 * 4)642#define MT_WTBL3_OFFSET (MT7603_WTBL_SIZE * MT_WTBL2_SIZE)643#define MT_WTBL3_SIZE (16 * 4)644#define MT_WTBL4_OFFSET (MT7603_WTBL_SIZE * MT_WTBL3_SIZE + \645MT_WTBL3_OFFSET)646#define MT_WTBL4_SIZE (8 * 4)647648#define MT_WTBL1_W0_ADDR_HI GENMASK(15, 0)649#define MT_WTBL1_W0_MUAR_IDX GENMASK(21, 16)650#define MT_WTBL1_W0_RX_CHECK_A1 BIT(22)651#define MT_WTBL1_W0_KEY_IDX GENMASK(24, 23)652#define MT_WTBL1_W0_RX_CHECK_KEY_IDX BIT(25)653#define MT_WTBL1_W0_RX_KEY_VALID BIT(26)654#define MT_WTBL1_W0_RX_IK_VALID BIT(27)655#define MT_WTBL1_W0_RX_VALID BIT(28)656#define MT_WTBL1_W0_RX_CHECK_A2 BIT(29)657#define MT_WTBL1_W0_RX_DATA_VALID BIT(30)658#define MT_WTBL1_W0_WRITE_BURST BIT(31)659660#define MT_WTBL1_W1_ADDR_LO GENMASK(31, 0)661662#define MT_WTBL1_W2_MPDU_DENSITY GENMASK(2, 0)663#define MT_WTBL1_W2_KEY_TYPE GENMASK(6, 3)664#define MT_WTBL1_W2_EVEN_PN BIT(7)665#define MT_WTBL1_W2_TO_DS BIT(8)666#define MT_WTBL1_W2_FROM_DS BIT(9)667#define MT_WTBL1_W2_HEADER_TRANS BIT(10)668#define MT_WTBL1_W2_AMPDU_FACTOR GENMASK(13, 11)669#define MT_WTBL1_W2_PWR_MGMT BIT(14)670#define MT_WTBL1_W2_RDG BIT(15)671#define MT_WTBL1_W2_RTS BIT(16)672#define MT_WTBL1_W2_CFACK BIT(17)673#define MT_WTBL1_W2_RDG_BA BIT(18)674#define MT_WTBL1_W2_SMPS BIT(19)675#define MT_WTBL1_W2_TXS_BAF_REPORT BIT(20)676#define MT_WTBL1_W2_DYN_BW BIT(21)677#define MT_WTBL1_W2_LDPC BIT(22)678#define MT_WTBL1_W2_ITXBF BIT(23)679#define MT_WTBL1_W2_ETXBF BIT(24)680#define MT_WTBL1_W2_TXOP_PS BIT(25)681#define MT_WTBL1_W2_MESH BIT(26)682#define MT_WTBL1_W2_QOS BIT(27)683#define MT_WTBL1_W2_HT BIT(28)684#define MT_WTBL1_W2_VHT BIT(29)685#define MT_WTBL1_W2_ADMISSION_CONTROL BIT(30)686#define MT_WTBL1_W2_GROUP_ID BIT(31)687688#define MT_WTBL1_W3_WTBL2_FRAME_ID GENMASK(10, 0)689#define MT_WTBL1_W3_WTBL2_ENTRY_ID GENMASK(15, 11)690#define MT_WTBL1_W3_WTBL4_FRAME_ID GENMASK(26, 16)691#define MT_WTBL1_W3_CHECK_PER BIT(27)692#define MT_WTBL1_W3_KEEP_I_PSM BIT(28)693#define MT_WTBL1_W3_I_PSM BIT(29)694#define MT_WTBL1_W3_POWER_SAVE BIT(30)695#define MT_WTBL1_W3_SKIP_TX BIT(31)696697#define MT_WTBL1_W4_WTBL3_FRAME_ID GENMASK(10, 0)698#define MT_WTBL1_W4_WTBL3_ENTRY_ID GENMASK(16, 11)699#define MT_WTBL1_W4_WTBL4_ENTRY_ID GENMASK(22, 17)700#define MT_WTBL1_W4_PARTIAL_AID GENMASK(31, 23)701702#define MT_WTBL2_W0_PN_LO GENMASK(31, 0)703704#define MT_WTBL2_W1_PN_HI GENMASK(15, 0)705#define MT_WTBL2_W1_NON_QOS_SEQNO GENMASK(27, 16)706707#define MT_WTBL2_W2_TID0_SN GENMASK(11, 0)708#define MT_WTBL2_W2_TID1_SN GENMASK(23, 12)709#define MT_WTBL2_W2_TID2_SN_LO GENMASK(31, 24)710711#define MT_WTBL2_W3_TID2_SN_HI GENMASK(3, 0)712#define MT_WTBL2_W3_TID3_SN GENMASK(15, 4)713#define MT_WTBL2_W3_TID4_SN GENMASK(27, 16)714#define MT_WTBL2_W3_TID5_SN_LO GENMASK(31, 28)715716#define MT_WTBL2_W4_TID5_SN_HI GENMASK(7, 0)717#define MT_WTBL2_W4_TID6_SN GENMASK(19, 8)718#define MT_WTBL2_W4_TID7_SN GENMASK(31, 20)719720#define MT_WTBL2_W5_TX_COUNT_RATE1 GENMASK(15, 0)721#define MT_WTBL2_W5_FAIL_COUNT_RATE1 GENAMSK(31, 16)722723#define MT_WTBL2_W6_TX_COUNT_RATE2 GENMASK(7, 0)724#define MT_WTBL2_W6_TX_COUNT_RATE3 GENMASK(15, 8)725#define MT_WTBL2_W6_TX_COUNT_RATE4 GENMASK(23, 16)726#define MT_WTBL2_W6_TX_COUNT_RATE5 GENMASK(31, 24)727728#define MT_WTBL2_W7_TX_COUNT_CUR_BW GENMASK(15, 0)729#define MT_WTBL2_W7_FAIL_COUNT_CUR_BW GENMASK(31, 16)730731#define MT_WTBL2_W8_TX_COUNT_OTHER_BW GENMASK(15, 0)732#define MT_WTBL2_W8_FAIL_COUNT_OTHER_BW GENMASK(31, 16)733734#define MT_WTBL2_W9_POWER_OFFSET GENMASK(4, 0)735#define MT_WTBL2_W9_SPATIAL_EXT BIT(5)736#define MT_WTBL2_W9_ANT_PRIORITY GENMASK(8, 6)737#define MT_WTBL2_W9_CC_BW_SEL GENMASK(10, 9)738#define MT_WTBL2_W9_CHANGE_BW_RATE GENMASK(13, 11)739#define MT_WTBL2_W9_BW_CAP GENMASK(15, 14)740#define MT_WTBL2_W9_SHORT_GI_20 BIT(16)741#define MT_WTBL2_W9_SHORT_GI_40 BIT(17)742#define MT_WTBL2_W9_SHORT_GI_80 BIT(18)743#define MT_WTBL2_W9_SHORT_GI_160 BIT(19)744#define MT_WTBL2_W9_MPDU_FAIL_COUNT GENMASK(25, 23)745#define MT_WTBL2_W9_MPDU_OK_COUNT GENMASK(28, 26)746#define MT_WTBL2_W9_RATE_IDX GENMASK(31, 29)747748#define MT_WTBL2_W10_RATE1 GENMASK(11, 0)749#define MT_WTBL2_W10_RATE2 GENMASK(23, 12)750#define MT_WTBL2_W10_RATE3_LO GENMASK(31, 24)751752#define MT_WTBL2_W11_RATE3_HI GENMASK(3, 0)753#define MT_WTBL2_W11_RATE4 GENMASK(15, 4)754#define MT_WTBL2_W11_RATE5 GENMASK(27, 16)755#define MT_WTBL2_W11_RATE6_LO GENMASK(31, 28)756757#define MT_WTBL2_W12_RATE6_HI GENMASK(7, 0)758#define MT_WTBL2_W12_RATE7 GENMASK(19, 8)759#define MT_WTBL2_W12_RATE8 GENMASK(31, 20)760761#define MT_WTBL2_W13_AVG_RCPI0 GENMASK(7, 0)762#define MT_WTBL2_W13_AVG_RCPI1 GENMASK(15, 8)763#define MT_WTBL2_W13_AVG_RCPI2 GENAMSK(23, 16)764765#define MT_WTBL2_W14_CC_NOISE_1S GENMASK(6, 0)766#define MT_WTBL2_W14_CC_NOISE_2S GENMASK(13, 7)767#define MT_WTBL2_W14_CC_NOISE_3S GENMASK(20, 14)768#define MT_WTBL2_W14_CHAN_EST_RMS GENMASK(24, 21)769#define MT_WTBL2_W14_CC_NOISE_SEL BIT(15)770#define MT_WTBL2_W14_ANT_SEL GENMASK(31, 26)771772#define MT_WTBL2_W15_BA_WIN_SIZE GENMASK(2, 0)773#define MT_WTBL2_W15_BA_WIN_SIZE_SHIFT 3774#define MT_WTBL2_W15_BA_EN_TIDS GENMASK(31, 24)775776#define MT_WTBL1_OR (MT_WTBL1_BASE + 0x2300)777#define MT_WTBL1_OR_PSM_WRITE BIT(31)778779#endif780781782