Path: blob/main/sys/contrib/dev/mediatek/mt76/mt7615/dma.c
48526 views
// SPDX-License-Identifier: ISC1/* Copyright (C) 2019 MediaTek Inc.2*3* Author: Ryder Lee <[email protected]>4* Roy Luo <[email protected]>5* Lorenzo Bianconi <[email protected]>6* Felix Fietkau <[email protected]>7*/89#include "mt7615.h"10#include "../dma.h"11#include "mac.h"1213static int14mt7622_init_tx_queues_multi(struct mt7615_dev *dev)15{16static const u8 wmm_queue_map[] = {17[IEEE80211_AC_BK] = MT7622_TXQ_AC0,18[IEEE80211_AC_BE] = MT7622_TXQ_AC1,19[IEEE80211_AC_VI] = MT7622_TXQ_AC2,20[IEEE80211_AC_VO] = MT7622_TXQ_AC3,21};22int ret;23int i;2425for (i = 0; i < ARRAY_SIZE(wmm_queue_map); i++) {26ret = mt76_init_tx_queue(&dev->mphy, i, wmm_queue_map[i],27MT7615_TX_RING_SIZE / 2,28MT_TX_RING_BASE, NULL, 0);29if (ret)30return ret;31}3233ret = mt76_init_tx_queue(&dev->mphy, MT_TXQ_PSD, MT7622_TXQ_MGMT,34MT7615_TX_MGMT_RING_SIZE,35MT_TX_RING_BASE, NULL, 0);36if (ret)37return ret;3839return mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM, MT7622_TXQ_MCU,40MT7615_TX_MCU_RING_SIZE, MT_TX_RING_BASE);41}4243static int44mt7615_init_tx_queues(struct mt7615_dev *dev)45{46int ret;4748ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_FWDL, MT7615_TXQ_FWDL,49MT7615_TX_FWDL_RING_SIZE, MT_TX_RING_BASE);50if (ret)51return ret;5253if (!is_mt7615(&dev->mt76))54return mt7622_init_tx_queues_multi(dev);5556ret = mt76_connac_init_tx_queues(&dev->mphy, 0, MT7615_TX_RING_SIZE,57MT_TX_RING_BASE, NULL, 0);58if (ret)59return ret;6061return mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM, MT7615_TXQ_MCU,62MT7615_TX_MCU_RING_SIZE, MT_TX_RING_BASE);63}6465static int mt7615_poll_tx(struct napi_struct *napi, int budget)66{67struct mt7615_dev *dev;6869dev = mt76_priv(napi->dev);70if (!mt76_connac_pm_ref(&dev->mphy, &dev->pm)) {71napi_complete(napi);72queue_work(dev->mt76.wq, &dev->pm.wake_work);73return 0;74}7576mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[MT_MCUQ_WM], false);77if (napi_complete(napi))78mt76_connac_irq_enable(&dev->mt76,79mt7615_tx_mcu_int_mask(dev));8081mt76_connac_pm_unref(&dev->mphy, &dev->pm);8283return 0;84}8586static int mt7615_poll_rx(struct napi_struct *napi, int budget)87{88struct mt7615_dev *dev;89int done;9091dev = mt76_priv(napi->dev);9293if (!mt76_connac_pm_ref(&dev->mphy, &dev->pm)) {94napi_complete(napi);95queue_work(dev->mt76.wq, &dev->pm.wake_work);96return 0;97}98done = mt76_dma_rx_poll(napi, budget);99mt76_connac_pm_unref(&dev->mphy, &dev->pm);100101return done;102}103104int mt7615_wait_pdma_busy(struct mt7615_dev *dev)105{106struct mt76_dev *mdev = &dev->mt76;107108if (!is_mt7663(mdev)) {109u32 mask = MT_PDMA_TX_BUSY | MT_PDMA_RX_BUSY;110u32 reg = mt7615_reg_map(dev, MT_PDMA_BUSY);111112if (!mt76_poll_msec(dev, reg, mask, 0, 1000)) {113dev_err(mdev->dev, "PDMA engine busy\n");114return -EIO;115}116117return 0;118}119120if (!mt76_poll_msec(dev, MT_PDMA_BUSY_STATUS,121MT_PDMA_TX_IDX_BUSY, 0, 1000)) {122dev_err(mdev->dev, "PDMA engine tx busy\n");123return -EIO;124}125126if (!mt76_poll_msec(dev, MT_PSE_PG_INFO,127MT_PSE_SRC_CNT, 0, 1000)) {128dev_err(mdev->dev, "PSE engine busy\n");129return -EIO;130}131132if (!mt76_poll_msec(dev, MT_PDMA_BUSY_STATUS,133MT_PDMA_BUSY_IDX, 0, 1000)) {134dev_err(mdev->dev, "PDMA engine busy\n");135return -EIO;136}137138return 0;139}140141static void mt7622_dma_sched_init(struct mt7615_dev *dev)142{143u32 reg = mt7615_reg_map(dev, MT_DMASHDL_BASE);144int i;145146mt76_rmw(dev, reg + MT_DMASHDL_PKT_MAX_SIZE,147MT_DMASHDL_PKT_MAX_SIZE_PLE | MT_DMASHDL_PKT_MAX_SIZE_PSE,148FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PLE, 1) |149FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PSE, 8));150151for (i = 0; i <= 5; i++)152mt76_wr(dev, reg + MT_DMASHDL_GROUP_QUOTA(i),153FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x10) |154FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x800));155156mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(0), 0x42104210);157mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(1), 0x42104210);158mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(2), 0x5);159mt76_wr(dev, reg + MT_DMASHDL_Q_MAP(3), 0);160161mt76_wr(dev, reg + MT_DMASHDL_SCHED_SET0, 0x6012345f);162mt76_wr(dev, reg + MT_DMASHDL_SCHED_SET1, 0xedcba987);163}164165static void mt7663_dma_sched_init(struct mt7615_dev *dev)166{167int i;168169mt76_rmw(dev, MT_DMA_SHDL(MT_DMASHDL_PKT_MAX_SIZE),170MT_DMASHDL_PKT_MAX_SIZE_PLE | MT_DMASHDL_PKT_MAX_SIZE_PSE,171FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PLE, 1) |172FIELD_PREP(MT_DMASHDL_PKT_MAX_SIZE_PSE, 8));173174/* enable refill control group 0, 1, 2, 4, 5 */175mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_REFILL), 0xffc80000);176/* enable group 0, 1, 2, 4, 5, 15 */177mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_OPTIONAL), 0x70068037);178179/* each group min quota must larger then PLE_PKT_MAX_SIZE_NUM */180for (i = 0; i < 5; i++)181mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_GROUP_QUOTA(i)),182FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x40) |183FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x800));184mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_GROUP_QUOTA(5)),185FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x40) |186FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x40));187mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_GROUP_QUOTA(15)),188FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MIN, 0x20) |189FIELD_PREP(MT_DMASHDL_GROUP_QUOTA_MAX, 0x20));190191mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(0)), 0x42104210);192mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(1)), 0x42104210);193mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(2)), 0x00050005);194mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_Q_MAP(3)), 0);195/* ALTX0 and ALTX1 QID mapping to group 5 */196mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_SCHED_SET0), 0x6012345f);197mt76_wr(dev, MT_DMA_SHDL(MT_DMASHDL_SCHED_SET1), 0xedcba987);198}199200void mt7615_dma_start(struct mt7615_dev *dev)201{202/* start dma engine */203mt76_set(dev, MT_WPDMA_GLO_CFG,204MT_WPDMA_GLO_CFG_TX_DMA_EN |205MT_WPDMA_GLO_CFG_RX_DMA_EN |206MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);207208if (is_mt7622(&dev->mt76))209mt7622_dma_sched_init(dev);210211if (is_mt7663(&dev->mt76)) {212mt7663_dma_sched_init(dev);213214mt76_wr(dev, MT_MCU2HOST_INT_ENABLE, MT7663_MCU_CMD_ERROR_MASK);215}216217}218219int mt7615_dma_init(struct mt7615_dev *dev)220{221int rx_ring_size = MT7615_RX_RING_SIZE;222u32 mask;223int ret;224225mt76_dma_attach(&dev->mt76);226227mt76_wr(dev, MT_WPDMA_GLO_CFG,228MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE |229MT_WPDMA_GLO_CFG_FIFO_LITTLE_ENDIAN |230MT_WPDMA_GLO_CFG_OMIT_TX_INFO);231232mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,233MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT0, 0x1);234235mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,236MT_WPDMA_GLO_CFG_TX_BT_SIZE_BIT21, 0x1);237238mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,239MT_WPDMA_GLO_CFG_DMA_BURST_SIZE, 0x3);240241mt76_rmw_field(dev, MT_WPDMA_GLO_CFG,242MT_WPDMA_GLO_CFG_MULTI_DMA_EN, 0x3);243244if (is_mt7615(&dev->mt76)) {245mt76_set(dev, MT_WPDMA_GLO_CFG,246MT_WPDMA_GLO_CFG_FIRST_TOKEN_ONLY);247248mt76_wr(dev, MT_WPDMA_GLO_CFG1, 0x1);249mt76_wr(dev, MT_WPDMA_TX_PRE_CFG, 0xf0000);250mt76_wr(dev, MT_WPDMA_RX_PRE_CFG, 0xf7f0000);251mt76_wr(dev, MT_WPDMA_ABT_CFG, 0x4000026);252mt76_wr(dev, MT_WPDMA_ABT_CFG1, 0x18811881);253mt76_set(dev, 0x7158, BIT(16));254mt76_clear(dev, 0x7000, BIT(23));255}256257mt76_wr(dev, MT_WPDMA_RST_IDX, ~0);258259ret = mt7615_init_tx_queues(dev);260if (ret)261return ret;262263/* init rx queues */264ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU], 1,265MT7615_RX_MCU_RING_SIZE, MT_RX_BUF_SIZE,266MT_RX_RING_BASE);267if (ret)268return ret;269270if (!is_mt7615(&dev->mt76))271rx_ring_size /= 2;272273ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN], 0,274rx_ring_size, MT_RX_BUF_SIZE, MT_RX_RING_BASE);275if (ret)276return ret;277278mt76_wr(dev, MT_DELAY_INT_CFG, 0);279280ret = mt76_init_queues(dev, mt7615_poll_rx);281if (ret < 0)282return ret;283284netif_napi_add_tx(dev->mt76.tx_napi_dev, &dev->mt76.tx_napi,285mt7615_poll_tx);286napi_enable(&dev->mt76.tx_napi);287288mt76_poll(dev, MT_WPDMA_GLO_CFG,289MT_WPDMA_GLO_CFG_TX_DMA_BUSY |290MT_WPDMA_GLO_CFG_RX_DMA_BUSY, 0, 1000);291292/* enable interrupts for TX/RX rings */293294mask = MT_INT_RX_DONE_ALL | mt7615_tx_mcu_int_mask(dev);295if (is_mt7663(&dev->mt76))296mask |= MT7663_INT_MCU_CMD;297else298mask |= MT_INT_MCU_CMD;299300mt76_connac_irq_enable(&dev->mt76, mask);301302mt7615_dma_start(dev);303304return 0;305}306307void mt7615_dma_cleanup(struct mt7615_dev *dev)308{309mt76_clear(dev, MT_WPDMA_GLO_CFG,310MT_WPDMA_GLO_CFG_TX_DMA_EN |311MT_WPDMA_GLO_CFG_RX_DMA_EN);312mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_SW_RESET);313314mt76_dma_cleanup(&dev->mt76);315}316317318